Unlock instant, AI-driven research and patent intelligence for your innovation.

A precise read timing control circuit for ultra-high-speed non-volatile memory

A timing control circuit, non-volatile technology, applied in the direction of static memory, read-only memory, information storage, etc., can solve the problem of difficult and precise timing control, and achieve the effect of solving the difficulty of precise timing control

Inactive Publication Date: 2020-01-24
SHANGHAI DIANJI UNIV
View PDF8 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0006] In order to overcome the deficiencies in the above-mentioned prior art, the purpose of the present invention is to provide a precise read timing control circuit for ultra-high-speed non-volatile memory, which can solve the problem that the timing in ultra-high-speed non-volatile memory is difficult to precisely control

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • A precise read timing control circuit for ultra-high-speed non-volatile memory
  • A precise read timing control circuit for ultra-high-speed non-volatile memory
  • A precise read timing control circuit for ultra-high-speed non-volatile memory

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0026] The implementation of the present invention is described below through specific examples and in conjunction with the accompanying drawings, and those skilled in the art can easily understand other advantages and effects of the present invention from the content disclosed in this specification. The present invention can also be implemented or applied through other different specific examples, and various modifications and changes can be made to the details in this specification based on different viewpoints and applications without departing from the spirit of the present invention.

[0027] figure 2 It is a circuit structure diagram of a precise read timing control circuit for ultra-high-speed non-volatile memory according to the present invention. Such as figure 2 As shown, a precision read timing control circuit suitable for ultra-high-speed non-volatile memory of the present invention includes an adjustable delay unit 10 , a reference pulse generator 20 , a phase ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a precise timing-sequence reading control circuit used for an ultrahigh-speed nonvolatile memory. The control circuit comprises a buffer circuit used for buffer amplification of a clock signal so as to improve the load carrying capability of the clock signal; an induction amplifier circuit used for converting information of the memory into digital voltage; an adjustable delay unit used for delaying an input signal before outputting under the control of a delay control signal; a reference pulse generator used for generating reference pulse in each reading period; and a phase discriminator used for carrying out phase comparison on reference pulse and longest delay in a reading path so as to output the delay control signal to the adjustable delay unit. The precise timing-sequence reading control circuit provided by the invention can overcome the problem that timing sequence in the ultrahigh-speed nonvolatile memory is hard to accurately control.

Description

technical field [0001] The invention relates to a read timing control circuit, in particular to a precise read timing control circuit for ultra-high-speed non-volatile memory. Background technique [0002] In the prior art, the read timing control circuit for ultra-high-speed non-volatile memory often adopts the following two methods: the method of using RC delay and the method of using VT compensation. Such as figure 1 Shown is a schematic circuit diagram of a traditional read timing control circuit in the prior art, which includes an RC / VT delay unit, multiple buffers Bclk1, Bclk2, Bufx, Buf0, and multiple sense amplifiers SAx0...Saxn, SA00 ...SA0n, it can be seen from the figure that the entire timing delay is the delay of the delay unit plus the delay from the delay unit to the sense amplifier (line and logic delay in the figure). [0003] The above read timing control circuit has the following disadvantages: [0004] 1) The timing generator (the whole circuit) is eas...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): G11C16/26
CPCG11C16/26
Inventor 郭家荣
Owner SHANGHAI DIANJI UNIV