Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

FPGA (field programmable gata array)-based clock data recovery processing method

A technology of clock data recovery and processing method, which is applied in the direction of digital transmission system, automatic power control, electrical components, etc. It can solve the problem that clock data recovery chips are difficult to meet high-speed clock frequency and fast recovery at the same time, and it is difficult to apply burst clock data Restoration processing and other issues to achieve the effect of ensuring accuracy

Active Publication Date: 2015-03-18
重庆光通奥普泰通信技术有限公司
View PDF7 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] For the above-mentioned deficiency of prior art, the object of the present invention is to provide a kind of clock data recovery processing method based on FPGA, to solve the clock data recovery chip based on FPGA design in the prior art is difficult to meet the requirements of high-speed clock frequency and fast recovery at the same time However, it is difficult to apply to the problem of burst clock data recovery processing, so that the FPGA chip can also effectively realize the clock recovery of burst data

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • FPGA (field programmable gata array)-based clock data recovery processing method

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0019] The technical solution of the present invention will be further described below in conjunction with the accompanying drawings and embodiments.

[0020] In the existing technology, because only relying on the CDR analog circuit of the FPGA to recover the clock data requires a long recovery phase lock time to ensure the accuracy of the recovery, it cannot meet the requirements for fast recovery of the burst clock data recovery; The clock data recovery realized by the digital oversampling method cannot meet the high-speed clock requirements of the burst clock data recovery due to the limitation of the FPGA digital oversampling frequency; these factors make the clock data recovery based on the FPGA design in the prior art Chips are difficult to apply to burst clock data recovery processing. For this, the present invention proposes a kind of clock data recovery processing method based on FPGA, this method needs to adopt the FPGA chip that is integrated with CDR analog circui...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides an FPGA (field programmable gata array)-based clock data recovery processing method. The method can be realized by adopting an FPGA chip integrated with a CDR (clock and data recovery) artificial circuit. The method comprises the following steps of: firstly, carrying out clock data recovery with N frequency multiplication on input data by the CDR artificial circuit, so as to obtain real-time each-period frequency multiplication recovery data, and carrying out quick clock data recovery processing by using a means that the frequency multiplication recovery data are taken as oversampling data of input data. Therefore, not only can the problem of frequency limit as the digital oversampling is adopted in the prior art be solved, but also the problem that the accuracy can not be guaranteed until that the CDR artificial circuit needs longer-time recovery phase locking in the prior art can be solved, and the requirements of high-speed clock and quick recovery can be met, so that the burst type clock data recovery can be effectively realized by an FPGA chip designed by using the method, and the problem of the long-term dependency of a burst data communication system to a high-cost special BCDR (business continuity and disaster recovery) chip can be solved.

Description

technical field [0001] The invention relates to the technical field of communication data transmission, in particular to an FPGA-based clock data recovery processing method. Background technique [0002] In order to take advantage of the huge bandwidth of optical transmission, time-division multiplexing technology is often used in current communications to multiplex some low-speed signals onto a high-speed optical fiber. Due to the complexity of network synchronization, it is difficult to complete signals in different time periods There are always more or less differences in frequency and phase, which puts forward some special requirements for the clock and data recovery (CDR) at the receiving end. Especially in many communication services, it is often necessary to transmit some data with burst characteristics, which is called burst data (Burst Data). These burst data have the characteristics of random transmission time and short duration. Clock recovery for sending data re...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): H04L7/033H03L7/08
Inventor 任永顺吕燕杨隽
Owner 重庆光通奥普泰通信技术有限公司
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products