VLSI (Very Large Scale Integration) design method of fast Fourier transform (FFT)

A technology of Fourier transform and design method, which is applied in computing, special data processing applications, complex mathematical operations, etc., and can solve problems such as low computing speed, large hardware overhead, and large hardware resource overhead

Inactive Publication Date: 2018-01-05
TIANJIN UNIV
View PDF6 Cites 10 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

In the paper "Implementations and Optimizations of Pipeline FFTs on Xilinx FPGAs", Bin Zhou et al. used the method of formula transformation to reduce the four real multipliers in the complex multiplier to three. The hardware overhead is still large, and the calculation speed is also very low. , so the hardware efficiency is very low
Bin Zhou improved the complex multiplier in the paper "Pipeline FFTarchitectures optimized for FPGAs". On the basis of the formula transformation method, the complex multiplier unit is realized by using the DSP module. Although the calculation speed has been improved to a certain extent, the hardware overhead is relatively large. Therefore, the hardware efficiency is low
In the paper "A Modified Pipeline FFT Architecture", Hung Yu Wang et al. used a CSD constant multiplier to replace the traditional complex multiplier, and also omitted the ROM storage unit. Although the hardware overhead was greatly saved, the calculation speed was still not high. lead to less efficient hardware
Ze Ke Wang et al. proposed a pipeline structure combining SDF and SDC in the paper "A CombinedSDC-SDF Architecture for Normal I / O Pipelined Radix-2FFT", which can time-division multiplex multipliers and adders, and the calculation speed is Great improvement, but the hardware resource overhead is large, so the hardware efficiency is low
[0004] Based on the above analysis, the existing FFT architecture ignores the impact of the circuit structure of the dish-shaped computing module on the layout and wiring, resulting in a large hardware overhead for the overall architecture; in addition, the circuit structure of the complex multiplier for the twiddle factor is complex, and the critical path is long, resulting in FFT calculation speed Slower, which eventually leads to inefficient FFT overall architecture hardware

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • VLSI (Very Large Scale Integration) design method of fast Fourier transform (FFT)
  • VLSI (Very Large Scale Integration) design method of fast Fourier transform (FFT)
  • VLSI (Very Large Scale Integration) design method of fast Fourier transform (FFT)

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0020] The present invention will be described in detail below in conjunction with the accompanying drawings.

[0021] The present invention is a 16-point high-performance fast Fourier transform architecture, including 4 "selector before adder" butterfly operation modules, 4 delay storage modules, 2 multiplication imaginary part modules, and 1 new complex number Multiplication module and 1 counter control module, the connection mode of several modules is as follows figure 1 shown. It can be seen that the overall structure of FFT is divided into four levels, each level has a "selector before the adder" butterfly operation module and a delay storage module, the two are connected end to end; the new complex multiplication module is in the second level and the third level; the first multiplication imaginary part module is between the first level and the second level, and the second multiplication imaginary part module is between the third level and the fourth level; the function ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention relates to a VLSI (Very Large Scale Integration) design method of a fast Fourier transform (FFT). An adopted 16-point FFT hardware architecture includes four improved butterfly computation modules, one complex-number multiplication module, four delay storage modules, two imaginary-part multiplication modules and one counter control module, and is divided into four levels. Each levelhas one of the improved butterfly computation modules and one of the delay storage modules. The complex-number multiplication module is located between the second level and the third level. One of theimaginary-part multiplication modules is located between the first level and the second level, and the other imaginary-part multiplication module is located between the third level and the fourth level. An effect of the counter control module is to control all the above modules to work normally. According to the improved butterfly computation modules, circuit structures that "adders are before selectors" in butterfly computation modules are improved into butterfly computation circuit structures that "the selectors are before the adders". Key-path delay of the improved butterfly computation circuit structures is unchanged.

Description

technical field [0001] The present invention belongs to the category of VLSI (Very Large Scale Integration, referred to as VLSI) design, and designs a high-performance Fast Fourier Transform (Fast Fourier Transform, referred to as FFT) VLSI structure. Background technique [0002] Fast Fourier Transform (FFT) is a fast implementation of Discrete Fourier Transform (DFT). It is one of the important algorithms in modern digital signal processing and is widely used in OFDM modulation, GPS signal acquisition, radar imaging and digital communication, etc. field. Due to the large amount of FFT calculation, in order to meet the needs of real-time processing, hardware circuits must be used to improve the calculation speed. Therefore, it is of great significance to design an efficient fast Fourier transform hardware structure. Among them, improving system performance and reducing hardware overhead have become the main considerations in the optimal design of fast Fourier transform ar...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): G06F17/14G06F17/50
Inventor 沈耀坡梁煜张为
Owner TIANJIN UNIV
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products