Unlock instant, AI-driven research and patent intelligence for your innovation.

Host controller for high speed data interface

A high-speed data interface and host-side technology, applied in electrical digital data processing, instruments, etc., can solve problems such as data jitter and affecting high-speed data transmission

Active Publication Date: 2016-04-20
VIA ALLIANCE SEMICON CO LTD
View PDF4 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0002] High-speed data interfaces, such as: Serial Advanced Technology Attachment (SATA), Peripheral Interconnect Express (PCIE), Secure Digital Input / Output Card (SDIO), Universal Serial Bus (USB), etc., are easily delayed by clock signals , and data jitter occurs; obviously affects high-speed data transmission

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Host controller for high speed data interface
  • Host controller for high speed data interface
  • Host controller for high speed data interface

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0011] The following description lists various embodiments of the present invention. The following description introduces the basic concept of the present invention and is not intended to limit the content of the present invention. The actual scope of the invention should be defined in accordance with the claims.

[0012] figure 1 It is a block diagram describing a high-speed data interface host controller 100 implemented according to an embodiment of the present invention. The high-speed data interface host-side controller 100 includes a logical physical layer LPHY (the number is the same as the logical physical layer (logical physical layer) abbreviated LPHY), a plurality of electronic physical layers (electrical physical layer, abbreviated EPHY) EPHYA and EPHYB, a multiplexer ECLKMUX, and a cross-time domain Data transmission module TXCDC. figure 1 Only two electronic physical layers are shown in , but the present invention is not limited thereto.

[0013] The electroni...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides a host controller with low data jitter. According to the host controller, low speed data are provided by a logic physical layer, are sent to an electronic physical layer through a cross-time-domain data transmission module to be converted to high speed data by the electronic physical layer and are transmitted to an external device. Clock signals for operation of the electronic physical layer are further transmitted to the logic physical layer, so that the logic physical layer provides first low speed data according to the clock signals; the cross-time-domain data transmission module reads the low speed data provided by the logic physical layer for the external device according to a logic physical layer end clock and outputs the first low speed data to the electronic physical layer according to an electronic physical layer end clock.

Description

technical field [0001] The invention relates to a high-speed data interface host controller, in particular to a high-speed data interface host controller for high-speed transmission with external devices. Background technique [0002] High-speed data interfaces, such as: Serial Advanced Technology Attachment (SATA), Peripheral Interconnect Express (PCIE), Secure Digital Input / Output Card (SDIO), Universal Serial Bus (USB), etc., are easily delayed by clock signals , and data jitter occurs; it obviously affects high-speed data transmission. Contents of the invention [0003] The present invention provides a host controller (host controller) with low data jitter, which can also be realized by the south bridge of the chipset. [0004] A high-speed data interface host controller implemented according to an embodiment of the present invention includes a logical physical layer, an electronic physical layer, and a cross-time domain data transmission module. The logical physical...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G06F13/38
CPCG06F13/385G06F2213/3802
Inventor 王万丰冀晓亮惠志强侯慧瑛
Owner VIA ALLIANCE SEMICON CO LTD