Method for constructing UVM verification component by utilizing existing Verilog BFM

A component and structure technology, applied in the field of computer structure verification, to save time and shorten the verification cycle

Active Publication Date: 2015-03-25
SHANDONG LANGCHAO YUNTOU INFORMATION TECH CO LTD
View PDF2 Cites 15 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] The present invention aims at the deficiencies and problems existing in the prior art, and in order to solve the problem of reusing the previous Verilog bus function model BFM in the UVM environmen...

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Method for constructing UVM verification component by utilizing existing Verilog BFM
  • Method for constructing UVM verification component by utilizing existing Verilog BFM
  • Method for constructing UVM verification component by utilizing existing Verilog BFM

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0018] Below in conjunction with accompanying drawing description.

[0019] Such as figure 1 , the middle is the logical description of the circuit under test, the left is the bus model BFM generated by the stimulus, and the right is the bus model BFM for response detection. Whether it is a stimulus generation or a response detection model, it is generally packaged in a Verilog module. In the module, various stimuli are generated or various responses are collected through functions or tasks to simulate external devices of the circuit under test. The three parts are instantiated in the top level and connected to each other. A sample program is:

[0020]

[0021] Such as figure 2 , the left side of the picture is the object under test (DUT) in the UVM verification platform. The middle part is the environment subject uvm env, which includes multiple entities uvm agent. Each uvm agent includes a sequencer, a driver, and a monitor. Each uvm agent is connected to the objec...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The method discloses a method for constructing a UVM verification component by utilizing an existing Verilog BFM and belongs to the field of computer construction verification. The method comprises the steps that the existing Verilog BFM is transformed; the transformed Verilog BFM is integrated into a UVM verification environment. According to the method, the existing bus model can be used in the new UVM environment without too much modification, so that existing resources are effectively utilized, the number of codes needing to be modified is the smallest, the time is saved to the maximum degree, the verification cycle is greatly shortened, and the situation that errors caused by a verification platform itself affect verification progress is avoided.

Description

technical field [0001] The invention discloses a method for constructing a UVM verification component, which belongs to the field of computer construction verification, and specifically relates to a method for constructing a UVM verification component by utilizing an existing Verilog BFM. Background technique [0002] Verilog is a hardware description language widely used in FPGA and digital ASIC design, using it to describe digital logic circuits, and using it to describe circuit peripherals to build a simulation platform. The early bus functional model BFM (bus functional model) is a model of circuit peripherals constructed by engineers using hardware description languages ​​such as Verilog to generate various stimuli to drive the model of the designed circuit, and to detect the output of the circuit to judge the circuit function as expected. [0003] With the development of digital circuit technology, the traditional Verilog language can no longer meet the needs of build...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
IPC IPC(8): G06F11/26
Inventor 耿介于治楼毕研山
Owner SHANDONG LANGCHAO YUNTOU INFORMATION TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products