Test structure and method for monitoring probe needle mark offset using the test structure
A technology for testing structures and probes, applied in electronic circuit testing, semiconductor/solid-state device components, semiconductor devices, etc., can solve problems such as failure to find problems in time, no system control, and human judgment differences, etc. The method is simple and easy to implement, and the effect of reducing errors
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment 1
[0035] This embodiment provides a test structure, which is applied to Wafer Acceptance Test (WAT for short), the test structure is set in the wafer, the wafer includes multiple metal layers, the test structure includes a plurality of metal solder plate and a plurality of active devices, and one active device is arranged under a metal pad to form a CUP (Circuit UnderPad, that is, a circuit is placed under the pad) structure;
[0036] Among them, the gates of all active devices in the CUP structure are connected in parallel to a first pad through a first connection line, the source is connected in parallel to a second pad through a second connection line, and the drain is connected to a second pad through a third connection line. The lines are connected in parallel to a third pad, and the substrate is connected in parallel to a fourth pad through the fourth connection line.
[0037] Specifically, refer to figure 1 A top view of a CUP structure and figure 2 As shown in the enl...
Embodiment 2
[0047] This embodiment provides a system and method for monitoring the deviation of the probe needle mark including the above-mentioned testing mechanism, and the system also includes:
[0048] A plurality of probes are in contact with the first to fourth pads respectively, and are used to measure the saturation current of the active devices connected in parallel;
[0049] The monitoring and statistics unit is connected with the plurality of probes, and is used for receiving and judging the needle mark deviation of the probes according to the saturation current.
[0050] As a preferred implementation manner, in this embodiment, an NMOS transistor is also taken as an example for description. The monitoring and statistics unit is a statistical process control system (SPC system). Through the SPC system, the saturation current (IDS) of parallel active devices can be monitored in real time, and the needle mark deviation of the probe can be judged in real time through the monitore...
PUM
Login to View More Abstract
Description
Claims
Application Information
Login to View More 


