Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Length-configurable vector maximum/minimum network supporting reconfigurable fixed floating points

A minimum value, fixed-floating point technology, applied in the direction of digital value comparison, processing input data, etc., can solve the problems of no further research on the maximum/minimum value network of the vector processor, and the number of data cannot be configured, so as to improve the operation efficiency and The effects of flexibility, faster execution, and increased code density

Active Publication Date: 2014-07-23
BEIJING SMART LOGIC TECH CO LTD
View PDF3 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

Taking the ADITS20XS series DSP as an example, although a 32-bit fixed-point data can be configured as 1 / 2 / 4 32 / 16 / 8-bit fixed-point data, and supports 8 / 16 / 32-bit fixed-point data format, it is in the 8 / 16-bit In the mode, the maximum / minimum value can only be taken from the corresponding two data in turn, instead of taking from 8 / 4 8 / 16 bits (2 32-bit fixed points can be configured as 8 8-bit, 4 16-bit) max / min
[0006] 3) The number of data is not configurable
Some existing patents and literature have optimized the maximum / minimum value operations, but they are only limited to the level of scalar processor multiplexed ALU, and the fixed and floating-point maximum / minimum value operations are completely separated, and there is no further research Max / min network unique to vector processors

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Length-configurable vector maximum/minimum network supporting reconfigurable fixed floating points
  • Length-configurable vector maximum/minimum network supporting reconfigurable fixed floating points
  • Length-configurable vector maximum/minimum network supporting reconfigurable fixed floating points

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0027] In order to make the object, technical solution and advantages of the present invention clearer, the present invention will be described in further detail below in conjunction with specific embodiments and with reference to the accompanying drawings.

[0028]The main features of the invention are: the data format can be reconfigured and the data length can be configured. The following description symbols are agreed during the description process: the maximum / minimum value network instruction is described as B=Max / MinA{(M)}{(U)}{(FBS)}; B is 32-bit scalar data, and A is 512-bit vector data ;Opcode refers to the operation code, expressed in 1-bit binary, 0 represents the minimum value Min, 1 represents the maximum value Max; Mask is a 64-bit configurable register, each bit controls the 8-bit byte of the vector register A; M represents the maximum / minimum The value operation is affected by the Mask register. When the M option does not exist, it means that the Mask register...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a length-configurable vector maximum / minimum network supporting reconfigurable fixed floating points, which comprises a parallel floating point data preprocessing unit, a Mask register, a reconfigurable comparator network and a result selecting unit. The parallel floating point data preprocessing unit is used for analyzing formats of received 512 bit vector data, respectively processing the data according to different data formats, outputting floating point data obtained after processing to the reconfigurable comparator network and outputting various zone bits obtained after processing to the result selecting unit. The Mask register is used for controlling data involved in maximum / minimum. The reconfigurable comparator network is used for inputting the floating point data received from the parallel floating point data preprocessing unit and values received from the Mask register, sequentially comparing the vector data and outputting obtained maximum / minimum results to the result selecting unit. The result selecting unit is used for receiving output of the reconfigurable comparator network and obtaining the final vector maximum / minimum results according to output of the various zone bits received from the parallel floating point data preprocessing unit.

Description

technical field [0001] The invention relates to the technical field of high-performance digital signal processors, in particular to a reconfigurable length-configurable vector maximum / minimum network supporting fixed-floating points. Background technique [0002] With the rapid development of computer and information science, digital signal processor (DSP) technology came into being. In the past 40 years, DSP has been developed by leaps and bounds. In DSP, no matter how complicated the operation is, it is finally implemented by the operation unit. Therefore, the operation unit is the core component of the entire DSP. In recent years, with the continuous development of the field of digital signal processing, the application of DSP has promoted the development of DSP, and the DSP for specific fields and specific needs is the direction of its continuous development. [0003] There are a large number of maximum / minimum value operations in the field of digital signal processing,...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): G06F7/02
Inventor 王东琳汪涛尹磊祖谢少林
Owner BEIJING SMART LOGIC TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products