Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

A chip mipi interface loss prevention protection circuit

A technology for protecting circuits and chips, used in emergency protection circuit devices, emergency protection circuit devices for limiting overcurrent/overvoltage, circuit devices, etc., can solve problems such as easy damage, O damage of MC20902, etc. Durability, ease of disassembly, reduced maintenance costs

Active Publication Date: 2021-03-26
WUHAN JINGLI ELECTRONICS TECH +1
View PDF4 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

For example, when the VDDIO of MC20902 is 2.5V, when static electricity hits J1, the voltage on MC20902 IO is greater than 2.5V, especially the A and E channels, because they are controllable bidirectional, they are particularly sensitive to ESD and DC voltage ,easily damaged
Apply DC voltage to J1, the actual test voltage on the MC20902 IO is about 3.3V, and it basically always has 3.3V, which will easily cause the O of MC20902 to be damaged

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • A chip mipi interface loss prevention protection circuit
  • A chip mipi interface loss prevention protection circuit
  • A chip mipi interface loss prevention protection circuit

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0025] In order to make the object, technical solution and advantages of the present invention clearer, the present invention will be further described in detail below in conjunction with the accompanying drawings and embodiments. It should be understood that the specific embodiments described here are only used to explain the present invention, not to limit the present invention. In addition, the technical features involved in the various embodiments of the present invention described below can be combined with each other as long as they do not constitute a conflict with each other. The present invention will be further described in detail below in combination with specific embodiments.

[0026] Such as figure 1 As shown, in the prior art, the chip (U1) is connected to the output interface connector (J1) through the ESD protection device (U2) and the transient blocking element (U3). The above-mentioned chip, ESD protection device, transient blocking element and output inter...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a chip MIPI interface damage-prevention protective circuit, which comprises a chip and an ESD protection device, wherein a clamping circuit unit is arranged between the chip and the ESD protection device, the clamping circuit unit comprises a diode, a current source and a leakage circuit, one ends of the current source and the leakage circuit are grounded, and the other ends are connected with each other and respectively connected with a set of output ends of the chip by means of diodes, thereby protecting an MIPI interface of the chip. The chip MIPI interface damage-prevention protective circuit aims at the situation that a present MIPI interface protective circuit is prone to damage an IO port of the chip, additionally arranges the clamping circuit on the basis ofthe existing protective circuit, and controls the voltage within a certain range, so as to prevent the IO port of the chip from being damaged.

Description

technical field [0001] The invention belongs to the field of signal generator interface protection, in particular to a chip MIPI interface loss prevention protection circuit. Background technique [0002] The signal generator (PG for short) needs to use the chip when generating the MIPI D PHY signal through the FPGA or the controller. Taking MC20902 as an example, its output port is sensitive to static electricity and not resistant to DC voltage. In the current equipment requirements, there will be situations where the ESD level of the MIPI output interface is required to be 8kV for contact, 15kV for air, and the interface can withstand DC voltages of 20V and below. It is difficult to meet the demand if the damage protection circuit is used. [0003] Such as figure 1 Shown is the internal structure diagram of the MC20902 chip in the prior art. Among them, the left side is the input of MC20902, there are HS (high speed) signal and LP (low speed, low power consumption) sig...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Patents(China)
IPC IPC(8): H02H9/04
Inventor 余广得
Owner WUHAN JINGLI ELECTRONICS TECH
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products