Unlock instant, AI-driven research and patent intelligence for your innovation.

Semiconductor integrated circuit and fabrication process therefor

a technology of integrated circuits and semiconductors, applied in the direction of semiconductor devices, semiconductor/solid-state device details, electrical apparatus, etc., can solve the problems of limited combinations of metal bases and plating liquids, low plating rate, and inability to form metal films

Inactive Publication Date: 2002-08-01
SHENZHEN TOREY MICROELECTRONIC TECH CO LTD
View PDF0 Cites 21 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

However, possible combinations of the metal base and the plating liquid are limited, and a plating rate is relatively low.
Therefore, the electroless plating method is not suitable for formation of a metal film having a thickness of ten-odd micrometers to several tens of micrometers as required for the formation of the bumps on the semiconductor device.
Therefore, the electrolytic plating method can be applied to a combination of the metal base and the plating liquid to which the aforesaid electroless plating method cannot be applied.
In the first conventional method, the plating liquid penetrates through the opening provided for the cathode electrode connection during the plating process in the electrolytic plating device, so that the plating electric current is unevenly supplied to an area other than the bump electrode formation areas.
Therefore, a metallization layer is uselessly formed in the unintended area by the plating, and the resulting bump electrodes are nonuniform in height.
Where the photoresist film is pierced with the cathode electrode to be removed, it is difficult to control the removal of the photoresist film.
If the removal of the photoresist film is excessive, the aforesaid problem occurs.
If the removal of the photoresist film is insufficient, an electrical connection cannot sufficiently be established between the cathode electrode and the metal base film, resulting in uneven supply of the plating electric current.
Therefore, a metallization layer is uselessly formed on the side surfaces of the wafer, and the resulting bump electrodes are nonuniform in height.
Therefore, the first to third methods fail to form bump electrodes having a uniform height on the wafer.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Semiconductor integrated circuit and fabrication process therefor
  • Semiconductor integrated circuit and fabrication process therefor
  • Semiconductor integrated circuit and fabrication process therefor

Examples

Experimental program
Comparison scheme
Effect test

embodiment 1

[0058] A semiconductor integrated circuit and a fabrication process therefor according to Embodiment 1 of the invention will be described with reference to FIGS. 1 to 4. Fig. 1 is a sectional view illustrating the semiconductor integrated circuit according to Embodiment 1 of the invention, and FIGS. 2(a) to 2(e) and FIGS. 3(f) and 3(g) are process diagrams for explaining a fabrication process for the semiconductor integrated circuit shown in FIG. 1. FIG. 4 is a graph illustrating a comparison between height variations of bump electrodes formed by a fabrication process according to Embodiment 1 and height variations of bump electrodes formed by a conventional fabrication process. In the following embodiments, like components are denoted by like reference characters.

[0059] As shown in FIG. 1, the semiconductor integrated circuit 13 according to Embodiment 1 of the invention includes a wafer (semiconductor substrate) 1 having a plurality of bump electrode formation areas A and a bump e...

embodiment 2

[0078] With reference to FIG. 5, an explanation will be given to a semiconductor integrated circuit according to Embodiment 2 of the present invention. FIG. 5 is a sectional view of a semi-finished semiconductor integrated circuit (corresponding to FIG. 3 (g) in Embodiment 1) in a bump electrode formation process according to Embodiment 2 of the invention.

[0079] As shown in FIG. 5, the semiconductor integrated circuit 14 according to Embodiment 2 of the invention includes a metal film 11 provided on the entire back surface of a wafer 1. The metal film 11 serves for connection to a cathode electrode 8, and is electrically connected to a metal base film 5. The other construction of the semiconductor integrated circuit 14 is the same as that of Embodiment 1 described above.

[0080] With the metal film 11 provided over the entire back surface of the wafer 1, a resistance to the plating electric current supplied from the cathode electrode 8 for formation of bump electrodes 7 can be reduced...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

A semiconductor integrated circuit is provided which includes bump electrodes having a uniform height. The semiconductor integrated circuit includes: a semiconductor substrate (wafer) having a plurality of bump electrode formation areas and a bump electrode non-formation area respectively defined on a front surface thereof; a first electrode pad formed in the bump electrode non-formation area; a second electrode pad formed in each bump electrode formation area; and a bump electrode formed on each second electrode pad; wherein the first electrode pad is used for supplying a plating electric current to the second electrode pads through the semiconductor substrate in formation of the bump electrodes by electrolytic plating.

Description

[0001] This application is related to Japanese application No. 2001-019950 filed on Jan. 29, 2001, whose priority is claimed under 35 USC .sctn. 119, the disclosure of which is incorporated by reference in its entirety.[0002] 1. Field of the Invention[0003] The present invention relates to a semiconductor integrated circuit and a fabrication process therefor. More particularly, the invention relates to a semiconductor integrated circuit which has a plurality of bump electrodes having a uniform height, and to a fabrication process therefor.[0004] 2. Description of the Related Art[0005] In the fields of cellular phones and mobile information terminals in the electronic information industry, attempts have recently been made to increase the integration density of semiconductor devices. For a higher integration density, it is necessary to stably establish electrical and physical connections between minute electrode pads on a semiconductor device and interconnections on a substrate mounte...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(United States)
IPC IPC(8): H01L21/288H01L21/60H01L23/485
CPCH01L21/2885H01L24/02H01L24/03H01L24/11H01L2224/03912H01L2224/0401H01L2224/1147H01L2924/01004H01L2924/01005H01L2924/01006H01L2924/01033H01L2924/01078H01L2924/01079H01L2924/01082H01L2924/14H01L24/05H01L24/13H01L21/60
Inventor KANDA, MAKOTO
Owner SHENZHEN TOREY MICROELECTRONIC TECH CO LTD