Circuit and method for reducing SRAM power consumption
A power consumption and circuit technology, applied in the field of static random access memory control, can solve problems such as increased power consumption, long delay, data loss, etc., and achieve the effects of improving access efficiency, quick wake-up, and reducing power consumption
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0029] In order to make the above objects, features and advantages of the present invention more comprehensible, the present invention will be further described in detail below in conjunction with the accompanying drawings and specific embodiments.
[0030] The core idea of the present invention is: when SRAM has read and write operation, provide high-frequency clock to it; woke up.
[0031] refer to figure 1 , shows a circuit for reducing power consumption of SRAM according to the present invention, and the circuit may specifically include: a read-write access unit 100 , a low power consumption mode control unit 110 and a clock switching unit 120 . Wherein, the read-write access unit 100 is used for reading and writing operations on the SRAM unit 130, and outputs a trigger signal; the low power consumption mode control unit 110 is used for receiving the trigger signal of the read-write access unit 100, and generating a clock switching signal; clock switching The unit 120 ...
PUM
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com