Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Manufacturing method of semiconductor device

A manufacturing method and semiconductor technology, applied in the fields of semiconductor/solid-state device manufacturing, semiconductor devices, electrical components, etc., can solve the problems of increased design pattern density, decreased etching rate, micro-load effect, etc., to reduce the micro-load effect, The effect of improving etching efficiency

Active Publication Date: 2012-12-19
SEMICON MFG INT (SHANGHAI) CORP
View PDF3 Cites 11 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

Due to the increase in device design pattern density due to device scaling, the anisotropic wet etch followed by the dry etch process can cause microloading effects, resulting in reduced etch rates and poorer etch performance

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Manufacturing method of semiconductor device
  • Manufacturing method of semiconductor device
  • Manufacturing method of semiconductor device

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0024] In the following description, numerous specific details are given in order to provide a more thorough understanding of the present invention. It will be apparent, however, to one skilled in the art that the present invention may be practiced without one or more of these details. In other examples, some technical features known in the art are not described in order to avoid confusion with the present invention.

[0025] In order to thoroughly understand the present invention, detailed steps will be presented in the following description to explain how the present invention forms a Σ-shaped groove for embedded SiGe strained MOS devices. Obviously, the practice of the invention is not limited to specific details familiar to those skilled in the semiconductor arts. Preferred embodiments of the present invention are described in detail below, however, the present invention may have other embodiments besides these detailed descriptions.

[0026] It should be understood that...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides a manufacturing method of a semiconductor device. The manufacturing method comprises the following steps: providing a semiconductor substrate and forming a gate structure on the semiconductor substrate; forming a groove at a part which is prone to formation of a source region / drain region in the semiconductor substrate; performing pre-amorphization injection on the semiconductor substrate to form an amorphous layer at the bottom of the groove; performing anisotropic wet etching on the semiconductor substrate containing the amorphous layer so that the side wall of the groove is concave towards the direction of the ditch of the device to form a sigma-shaped groove; annealing to crystallize the amorphous layer, and further performing secondary anisotropic wet etching to remove the amorphous layer; and performing epitaxial growth of a germanium-silicon stress layer in the sigma-shaped groove. According to the manufacturing method, the sigma-shaped groove used for an embedded germanium-silicon strain MOS (metal oxide semiconductor) device is formed, an etching barrier layer is formed by anisotropic wet etching through adopting the pre-amorphization injection during the process of manufacturing the groove, the micro-loading effect can be reduced and the etching efficiency can be improved.

Description

technical field [0001] The invention relates to a semiconductor manufacturing process, in particular to a method for manufacturing a Σ-shaped groove for an embedded germanium-silicon strain MOS device. Background technique [0002] In order to improve the mobility of carriers in the channel of PMOS devices, the technology of making grooves in the part where the source / drain regions of the PMOS devices will be formed to form embedded silicon germanium has become a hot spot of widespread concern. For the semiconductor manufacturing process of 45nm and above nodes, due to the scaling down of the device size, the length of the device channel is also shortened accordingly. The concave groove in the channel direction can effectively shorten the length of the device channel and meet the requirement of proportional reduction in device size; at the same time, because this groove has the characteristics of a large undercut under the gate spacer, therefore, in this The embedded silico...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L21/336H01L29/78
Inventor 禹国宾
Owner SEMICON MFG INT (SHANGHAI) CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products