Multifunctional clock buffer suitable for SRAM type FPGA
A clock buffer, multi-functional technology, applied in logic circuits using specific components, logic circuits using basic logic circuit components, pulse technology, etc., and can solve problems such as no public information.
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0039] The present invention will be further described in detail below in conjunction with the accompanying drawings and specific embodiments.
[0040] The multifunctional clock buffer circuit of the present invention is used to drive the global clock network in the FPGA, and can work in multiple modes at the same time to meet different application requirements of users. Its circuit structure is as figure 1 As shown, it includes three parts: the first clock control circuit B101, the second clock control circuit B102 and the output multiplexer B103.
[0041] The multifunctional clock buffer of the present invention has 11 input terminals, which can be divided into 4 categories according to functions: the first category is input clock signal, including the first input clock signal CLK1 and the second input clock signal CLK2; the second category It is the first input clock control signal, including the first input clock gating signal CSE1, the first input clock enable signal CEN...
PUM
Login to View More Abstract
Description
Claims
Application Information
Login to View More 


