Field-effect transistor structure and fabrication method thereof

A field effect transistor and gate structure technology, which is applied to the field effect transistor structure and its preparation field, can solve the problems of difficult source-drain ion implantation, restricted transport capability, etc., and achieves increasing channel cross-sectional area, reducing device size, enhancing performance effect

Inactive Publication Date: 2018-04-03
SHANGHAI INST OF MICROSYSTEM & INFORMATION TECH CHINESE ACAD OF SCI
View PDF3 Cites 11 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0005] In view of the above-mentioned shortcomings of the prior art, the purpose of the present invention is to provide a structure of a field effect transistor and a preparation method thereof, which are used to solve the problem that the carrier transport capability of the nanowire field effect transistor in the prior art is limited by nanometer The diameter of the line channel and the difficulty of source-drain ion implantation

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Field-effect transistor structure and fabrication method thereof
  • Field-effect transistor structure and fabrication method thereof
  • Field-effect transistor structure and fabrication method thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0072] Embodiments of the present invention are described below through specific examples, and those skilled in the art can easily understand other advantages and effects of the present invention from the content disclosed in this specification. The present invention can also be implemented or applied through other different specific implementation modes, and various modifications or changes can be made to the details in this specification based on different viewpoints and applications without departing from the spirit of the present invention.

[0073] see Figure 1 to Figure 16 . It should be noted that the diagrams provided in this embodiment are only schematically illustrating the basic concept of the present invention, although only the components related to the present invention are shown in the diagrams rather than the number, shape and Dimensional drawing, the shape, quantity and proportion of each component can be changed arbitrarily during actual implementation, and...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention provides a field-effect transistor structure and a fabrication method thereof. The fabrication comprises the steps of providing a substrate, and depositing at least one layer of first material and at least one layer of second material on a surface of the substrate; defining an active region and a shallow groove isolation region; etching the active region to form a channel region, a source region and a drain region; corroding the first material layer or the second material layer in the channel region to obtain at least one nanowire channel; depositing a dielectric layer and a gridstructure layer on a surface of the nanowire channel; and fabricating a grid electrode, a source electrode and a drain electrode on surfaces of the grid structure layer, the active region and the drain region to complete fabrication of the field-effect transistor. By the scheme, the stacked Si or SiGe material layer forms the three-dimensional stacked annular grid nanowire channel, the cross section of the channel is expanded on the same planar region, the device performance is improved, the grid control capability is improved, the device stability is also improved, the carrier transmission capability is improved as well as the device size is reduced, the device performance is improved, the source-drain doping step is omitted, and the technology is simple in process.

Description

technical field [0001] The invention relates to the technical field of semiconductor device structure and its preparation, in particular to a field effect transistor structure and its preparation method. Background technique [0002] In recent years, with the continuous advancement of microelectronics technology, the feature size of devices has been reduced and the performance of devices has been continuously increased. Due to the reduction of device feature size, a series of short-channel effects such as leakage-induced barrier reduction have continuously strengthened the suppression effect on device performance, which seriously affects the reliability of the device and inhibits the improvement of device performance. For this reason, starting from the 22nm technology generation, the Fin Field-Effect Transistor (FinFET) structure has become the mainstream microelectronics manufacturing technology. The multi-gate structure of FinFET greatly improves the control ability of the...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/775H01L29/06H01L21/335B82Y10/00
CPCH01L29/0673H01L29/66439H01L29/775B82Y10/00H01L21/76224H01L29/42392H01L29/165H01L29/0847H01L29/78696H01L21/30604H01L21/308H01L29/161H01L29/401
Inventor 薛忠营赵兰天赵清太俞文杰狄增峰张苗
Owner SHANGHAI INST OF MICROSYSTEM & INFORMATION TECH CHINESE ACAD OF SCI
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products