Spectral shaping dynamic encoder for a dac

a dynamic encoder and encoder technology, applied in the field of multi-bit digitaltoanalog encoders, can solve the problems of modulators employing 1-bit dacs, unable to correct errors in feedback loops, and unable to achieve only relatively limited resolution for 1-bit data converters

Inactive Publication Date: 2005-03-24
REALTEK SEMICON CORP
View PDF3 Cites 2 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Benefits of technology

In accordance with the invention, at least one of the switching blocks produces more than two output words. For example, when N is a power of four, each switching block is suitably a “radix-4” switching block produces four output words in response to each input word. Such an encoder requires only log4(N) layers of switching blocks. When N is a power of two, but not a power of four, the top level switching block may be a “radix-2” switching block generating two output words while all other switching blocks may be radix-4 switching blocks. Such an encoder would require a total of 1+log4(N / 1) switching block layers. Prior art dynamic encoders employing only radix-2 switching blocks require log2(N) switching block layers. By reducing the number of switching block levels required, the invention increases a dynamic encoder's maximum allowable operating frequency.

Problems solved by technology

However, the feedback loop may not correct errors arising from any non-linearity of DAC 24.
Single-bit (M=1) delta-sigma data converters are popular because their 1-bit internal DACs are inherently linear, but a 1-bit data converter can achieve only relatively limited resolution for a given over-sampling ratio p. Sigma-delta modulator employing 1-bit DACs are also sensitive to timing errors such as sampling clock jitter and to other sources of error.
The nonlinearity of a multiple-bit DAC arises from mismatches in its internal components, and while a “mismatch-shaping” DAC exhibits nonlinear behavior, it shapes the error component frequencies of its output signal resulting from component mismatches so that they reside outside a frequency band of interest.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Spectral shaping dynamic encoder for a dac
  • Spectral shaping dynamic encoder for a dac
  • Spectral shaping dynamic encoder for a dac

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

The invention relates to a mismatch-shaping, dynamic encoder suitable for use in a multiple-bit digital-to-analog converter (DAC). While the drawings and the specification below describe exemplary embodiments of best modes of practicing the invention, those of skill in the art will appreciate that other modes of practicing the invention are possible. The claims appended to this specification therefore define the true scope of the invention.

As discussed above in connection with FIG. 3, a dynamic digital encoder is useful in a multiple bit digital-to-analog converter (DAC) 24 including a summing amplifier 31 for summing outputs of a set of single-bit DACs 30 to produce an analog output signal y[n]. A dynamic digital encoder 20 converts an input word x[n] into an output word {x1[n]-x8[n]} having a number of bits of value 1 equal to the value of input word x[n]. By appropriately scrambling bit-patterns of successive words {x1[n]-x8[n]} supplying input bits to DACs 30, dynamic digital...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

A tree-structured dynamic encoder generates an N-bit encoder output word in response to each encoder input word of a sequence of encoder input words, such that the number of encoder output word bits of value 1 equals a value of the encoder input word and such that positions bits of value 1 within the N-bit encoder output word for each give value of encoder word varies with time. Some or all of the switching blocks produce more than two block output words in response to each block input word. The dynamic encoder includes a tree of switching blocks, each dynamically encoding a block input word into more than one block output words, each having fewer bits than the block input word. A sum of values of the output words of each switching block always equals a value of that block's input word. A switching block of the highest layer of the tree receives each successive encoder input word as its block input word, and each switching block of each layer of the tree other than a lowest layer supplies each of its at least two block output words as a block input word to a separate switching block of a next lower layer of the tree. Each switching block of the lowest layer of the tree generates single-bit block output words, each forming a separate bit of the N-bit encoder output word.

Description

BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates in general to multiple-bit digital-to-analog encoders (DACS) and in particular, to a spectral shaping dynamic encoder for a DAC. 2. Description of Related Art Delta-Sigma ADC Architecture FIG. 1 depicts a prior art delta-sigma analog-to-digital converter (ADC) 10 including a sample and hold (S / H) circuit 12, a delta-sigma modulator 14, and a digital decimator 16, for digitizing an analog input signal AIN to produce an output data sequence D representing the analog input signal. S / H circuit 12 samples the AIN signal on each pulse of a clock signal (CLOCK) at a rate much higher than the AIN signal bandwidth to produce a sequence of discrete analog samples a[n] supplied as input to delta-sigma modulator 14. Delta-sigma modulator 14 responds to each pulse of the CLOCK signal by generating an element of an M-bit wide output sequence x[n]. When each element of the x[n] sequence is, for example, M=1 bit...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(United States)
IPC IPC(8): H03M1/06H03M1/74H03M3/04
CPCH03M1/0665H03M3/464H03M1/74H03M1/0673
Inventor LIN, CHIA-LIANG
Owner REALTEK SEMICON CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products