Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Verifying environment patterned chip verifying method and device

A technology of verification environment and verification method, which is applied in the field of chip verification method and device with graphic verification environment, can solve the problem of no systematic operation of test case management and maintenance, complex and cumbersome chip function verification, unfavorable test case regression test and other issues to achieve the effect of shortening the chip verification cycle, reducing learning costs, and reducing learning costs

Active Publication Date: 2011-08-17
FENGHUO COMM SCI & TECH CO LTD
View PDF5 Cites 38 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] At present, many chip verification platforms in the industry need to rely on chip testers to manually write test cases, and run all test cases by keeping in mind a large number of command lines. There is no systematic operation for the management and maintenance of test cases, which is very inconvenient. It is conducive to the regression test of the test case, and after the test case is run, the tester needs to check and analyze the simulation results by himself, which is very inconvenient
For the functional verification of large chips, the above factors make the functional verification of the chip extremely complicated and cumbersome, thus prolonging the chip development cycle, the efficiency of chip verification is low, and the operating cost of testers is high

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Verifying environment patterned chip verifying method and device
  • Verifying environment patterned chip verifying method and device
  • Verifying environment patterned chip verifying method and device

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0024] The present invention will be further described in detail below in conjunction with the accompanying drawings and embodiments.

[0025] see figure 1 As shown, in the embodiment of the present invention, the chip verification method with a graphical verification environment has two branches in its basic process: one is for a single test case, and the other is for regression testing, that is, after an error case is found, the verification of the old code is completed Modification requires retesting multiple or all test cases to confirm that the modification does not introduce new errors or cause errors in other codes. The two branches are interleaved with each other. When testing a single use case error, it is necessary to perform a regression test after modifying the code.

[0026] The implementation process of a single test case is as follows:

[0027] Step 101: Create a new test case and group it according to functional test points and functional modules.

[0028] S...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses verifying environment patterned chip verifying method and device, and relates to the field of electronic design automation (EDA) verification in a chip designing process. The method comprises the following steps: establishing a new test sample, grouping test points according to functions, automatically generating an input document required by chip verification in a patterning mode, and configuring parameters of a simulator; running the test sample, directly interacting with the simulator, and displaying encoding and simulating information of the simulator in a graph mode; observing the test result, verifying the next test sample if the test is successful; and performing regression testing after codes are modified if a fault sample is found. By utilizing the method,the patterning operation and management of chip verification can be realized, the time spent in studying new verification language by testing staff is saved, and the chip verification process becomessimple and intuitive, so that the studying cost of the testing staff is reduced, the chip verification period is greatly shortened, and the efficiency of chip verification is improved.

Description

technical field [0001] The invention relates to the field of EDA (Electronic Design Automation, electronic design automation) verification in the chip design process, in particular to a chip verification method and device with a graphical verification environment. Background technique [0002] At present, the functional verification of integrated circuits accounts for about 60%-70% of the investment in the entire chip development process, which is one of the keys to the success of the project and a very important part of the entire chip design process. In the design of integrated circuit chips, verification is one of the most complex and time-consuming links in the chip design process, and with the rapid development of microelectronics technology, the scale of ASIC (Application Specific Integrated Circuit, application specific integrated circuit) is increasing The larger the chip, the size of a chip is usually around several million gates or even tens of millions of gates. S...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): G06F17/50
Inventor 林子袁博浒柏帆杜明鲜
Owner FENGHUO COMM SCI & TECH CO LTD
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products