High-voltage-resistant tunneling field effect transistor (TFET) and preparation method thereof

A technology of tunneling transistors and high voltage resistance, which is applied in semiconductor/solid-state device manufacturing, diodes, semiconductor devices, etc., and can solve the problems of poor high voltage resistance, high power consumption, and large on-resistance of tunneling transistors

Active Publication Date: 2012-07-11
TSINGHUA UNIV
View PDF8 Cites 8 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0003] The purpose of the present invention is to at least solve one of the above-mentioned technical defects, especially to solve the shortcomings of existing tunneling transistors such as poor high voltage resistance, large on-resistance, and high power consumption.

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • High-voltage-resistant tunneling field effect transistor (TFET) and preparation method thereof
  • High-voltage-resistant tunneling field effect transistor (TFET) and preparation method thereof
  • High-voltage-resistant tunneling field effect transistor (TFET) and preparation method thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0022] Embodiments of the present invention are described in detail below, examples of which are shown in the drawings, wherein the same or similar reference numerals designate the same or similar elements or elements having the same or similar functions throughout. The embodiments described below by referring to the figures are exemplary only for explaining the present invention and should not be construed as limiting the present invention.

[0023] In describing the present invention, it should be understood that the terms "center", "longitudinal", "transverse", "upper", "lower", "front", "rear", "left", "right", " The orientations or positional relationships indicated by "vertical", "horizontal", "top", "bottom", "inner", "outer", etc. are based on the orientation or positional relationships shown in the drawings, and are only for the convenience of describing the present invention and simplifying Describes, but does not indicate or imply that the device or element referred...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention provides a high-voltage-resistant tunneling field effect transistor (TFET) and a preparation method thereof. The TFET comprises a semiconductor substrate, a channel region, a first buried layer, a second buried layer, a source region, a drain region, a gate dielectric and a gate, wherein the channel region is formed in the semiconductor substrate and comprises one or more shallow trench isolations (STI); the first buried layer and the second buried layer are formed in the semiconductor substrate and are positioned on two sides of the channel region respectively; the first buried layer has the first non-heavy doping type; the second buried layer has the second non-heavy doping type; the source region and the drain region are formed in the semiconductor substrate and are positioned on the first buried layer and the second buried layer respectively; the source region has the first heavy doping type; the drain region has the second heavy doping type; the gate dielectric is formed on the STI of the channel region; and the gate is formed on the gate dielectric. The STI is arranged in an active region of the substrate so as to enlarge a superficial area of a channel, and the effect is equivalent to that of elongating the channel; and therefore, the high-voltage resistance of the TFET is improved.

Description

technical field [0001] The invention relates to the technical field of semiconductor design and manufacture, in particular to a tunneling transistor with high breakdown voltage and a preparation method thereof. Background technique [0002] For MOSFET (Metal Oxide Semiconductor Field Effect Transistor) integrated circuits, the off-state leakage current rises rapidly as the size of the integrated circuit shrinks. In order to reduce the leakage current, thereby further reducing the power consumption of the device and improving the withstand voltage capability of the device, and Tunneling transistors (TFETs) with different operating principles from MOSFETs are widely used. At present, the drain and the source of a conventional tunneling transistor are located on the same plane of the semiconductor substrate. The tunneling transistor with this structure has poor high voltage resistance, large on-resistance, and high power consumption. Therefore, how to improve the withstand vol...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/10H01L29/06H01L29/78H01L21/336
CPCH01L29/7391H01L29/78H01L29/66356
Inventor 崔宁梁仁荣王敬许军
Owner TSINGHUA UNIV
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products