Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Three-valued addition counter based on CNFETs

A technology of adding counter and adding, which is applied to the pulse counter, pulse counter, counting chain pulse counter of semiconductor devices, etc., can solve the problems of interconnection crosstalk and increased power consumption.

Active Publication Date: 2016-11-02
NINGBO UNIV
View PDF5 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

At the nanometer level, problems such as gate delay, interconnect crosstalk, and increased power consumption caused by interconnect parasitics become more serious

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Three-valued addition counter based on CNFETs
  • Three-valued addition counter based on CNFETs
  • Three-valued addition counter based on CNFETs

Examples

Experimental program
Comparison scheme
Effect test

Embodiment 1

[0034] Embodiment one: if figure 1, Fig. 2 (a), Fig. 2 (b), Fig. 3 (a) and Fig. 3 (b) shown, a kind of ternary value addition counter based on CNFET, including pulse signal generator, n addition counting unit and n-input AND gate, wherein n is an integer greater than or equal to 1, the pulse signal generator has an input terminal and an output terminal, the addition and counting unit has an input terminal, an output terminal, a clock control terminal and a carry output terminal, and the n-input AND gate has n input terminals and output terminals; the output terminals of the pulse signal generator are respectively connected to the clock control terminals of the n addition and counting units, and the carry terminals of the n addition and counting units are in one-to-one correspondence with the n input terminals of the n input AND gate Connection, the output of the n-input AND gate is the carry output of the three-valued addition counter, the input of the first addition and count...

Embodiment 2

[0035] Embodiment two: if figure 1, Fig. 2 (a), Fig. 2 (b), Fig. 3 (a) and Fig. 3 (b) shown, a kind of ternary value addition counter based on CNFET, including pulse signal generator, n addition counting unit and n-input AND gate, wherein n is an integer greater than or equal to 1, the pulse signal generator has an input terminal and an output terminal, the addition and counting unit has an input terminal, an output terminal, a clock control terminal and a carry output terminal, and the n-input AND gate has n input terminals and output terminals; the output terminals of the pulse signal generator are respectively connected to the clock control terminals of the n addition and counting units, and the carry terminals of the n addition and counting units are in one-to-one correspondence with the n input terminals of the n input AND gate Connection, the output of the n-input AND gate is the carry output of the three-valued addition counter, the input of the first addition and count...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a three-valued addition counter based on CNFETs. The three-valued addition counter comprises a pulse signal generator, n addition counting units, and an n input AND gate. The pulse signal generator has an input end and output end. Each addition counting unit has an input end, an output end, a clock control end, and a carry output end. The n input AND gate has n input ends and an output end. The output end of the pulse signal generator is connected with the clock control ends of the n addition counting units. The carry output ends of the n addition counting units and the n input ends of the n input AND gate are connected in one-to-one correspondence. The output end of the n input AND gate is the carry output end of the three-valued addition counter. The carry output end of the kth addition counting unit is connected with the input end of the (k+1)th addition counting unit, wherein k=1, 2, ..., n-1. The output end of the jth addition counting unit is the jth output end of the three-valued addition counter, wherein j=1, 2, ..., n. The three-valued addition counter reduces invalid operation, decreases circuit power consumption and time delay, and has a high-speed low-power-consumption characteristic.

Description

technical field [0001] The invention relates to a three-value addition counter, in particular to a CNFET-based three-value addition counter. Background technique [0002] With the development of CMOS technology and integrated circuit technology, the miniaturization of circuits brings great convenience to people's lives, and at the same time puts forward higher requirements for characteristics such as high integration and low power consumption. Especially for the issue of high integration, due to the reduction of feature size, the number of integrated components per unit chip area has increased sharply, and the feature size of integrated circuits has entered the nanometer level. In VLSI (Very Large Scale Integration, VLSI), more than 70% of the silicon area is used for wiring, which further restricts the improvement of integration. At the nanometer level, problems such as gate delay, interconnect crosstalk, and power consumption increase caused by interconnect parasitic effe...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H03K23/00
CPCH03K23/002
Inventor 汪鹏君王谦张会红龚道辉
Owner NINGBO UNIV
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products