An ultra-low-power hybrid content-addressable memory

A technology of addressing memory and ultra-low power consumption, applied in the field of storage, can solve the problems of high power consumption, wrong output of word structure matching line ML, and inability of inverter F to flip, etc., and achieve ultra-low power consumption CAM Design, improve the precharge ability, eliminate the effect of level jitter

Active Publication Date: 2016-04-20
合肥海图微电子有限公司
View PDF3 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0007] (1) in the NAND type block 101, if the comparison result of the NAND type block 101 is a match during the previous match, then the first match line ML1 is low level, and the output of the inverter F is high level, The second NMOS (NegativechannelMentalOxideSemiconductor, N-type metal oxide semiconductor) transistor N2 and the third NMOS transistor N3 are both turned on, so the inverter F and the second NMOS transistor N2 form a half-latch structure, and the inverter F is latched as High level, the second NMOS transistor N2 is latched to be turned on; when the previous match ends and enters the pre-charge stage of this match, the first PMOS (PositivechannelMetalOxideSemiconductor, P-type metal oxide semiconductor) transistor P1 is turned on, and the second A PMOS transistor P1 and the second NMOS transistor N2 form a DC path, thus causing DC power consumption; if the size of the first PMOS transistor P1 and the second NMOS transistor N2 are not set properly at this time, it is likely to cause inverter F cannot be reversed, and may prevent the first match line ML1 from being precharged to a qualified high level, thereby affecting the normal operation of the CAM
[0008] (2) When the comparison result of the NAND block 101 is a match, and the comparison result of the NOR block 103 is a mismatch, when the discharge of the first match line ML1 fails to reverse the inverter F, The second matching line ML2 has not yet started to discharge, the fourth NMOS transistor N4 is still turned on, and the word structure matching line ML will be discharged through the first discharge circuit T1; when the second matching line ML2 starts to discharge, but its discharge capacity does not reach N4 When the threshold is set, the word structure matching line ML will discharge simultaneously through the first discharge circuit T1 and the third discharge circuit T3; this will cause level jitter on the word structure matching line ML, which may cause the word structure matching line ML to output wrong result
[0009] (3) When the comparison result of the non-type block 101 is a match, and the comparison result of the NOR block 103 is a mismatch, the second match line ML2 will be discharged to a zero value, which will consume a large amount of power consumption

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • An ultra-low-power hybrid content-addressable memory
  • An ultra-low-power hybrid content-addressable memory
  • An ultra-low-power hybrid content-addressable memory

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0034] The following describes the technical solutions in the embodiments of the present invention clearly and completely with reference to the accompanying drawings in the embodiments of the present invention. Obviously, the described embodiments are only a part of the embodiments of the present invention, rather than all the embodiments. Based on the embodiments of the present invention, all other embodiments obtained by those of ordinary skill in the art without creative work shall fall within the protection scope of the present invention.

[0035] The following describes in detail the ultra-low power consumption hybrid content addressable memory provided by the embodiment of the present invention.

[0036] An ultra-low-power hybrid content addressable memory, its specific structure includes a control unit, a CAM cell array and a word matching circuit, and may also include a decoder, a search word register and an address encoder; the CAM cell array includes at least A hybrid CAM...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention discloses an ultralow-power-consumption mixed type content addressable memory. According to the ultralow-power-consumption mixed type content addressable memory, a circuit structure of a word structure control circuit (102') comprises a fourth PMOS (P-channel Metal Oxide Semiconductor) transistor (P4), a fourth NMOS (N-channel Metal Oxide Semiconductor) transistor (N4) and a second NMOS transistor (N2) which are sequentially connected between a positive voltage input end and a negative voltage input end in series; a first matched line (ML1) in a NAND block (101) is electrically connected with the second NMOS transistor (N2) by a phase inverter (F); a second matched line (ML2) in a NOR block (103) is electrically connected with the fourth PMOS transistor (P4), the fourth NMOS transistor (N4) and a third NMOS transistor (N3) respectively; a word structure matched line (ML) is led out between the fourth PMOS transistor (P4) and the fourth NMOS transistor (N4). According to the ultralow-power-consumption mixed type content addressable memory disclosed by the invention, not only can direct-current power consumption be avoided in a pre-charging phase and the pre-charging capability be improved, but also level shake on the word structure matched line ML can be greatly reduced, even eliminated, so that the accuracy of an output result of the word structure matched line ML is ensured.

Description

Technical field [0001] The present invention relates to the field of storage technology, in particular to an ultra-low power consumption hybrid content addressable memory (ContentAddressableMemory in English is ContentAddressableMemory, abbreviated as CAM). Background technique [0002] In modern SoC (System on Chip, system on chip), the speed difference between on-chip high-speed microprocessor and main memory is the main bottleneck restricting system performance, and high-speed buffer memory is an effective means to solve this problem. In the cache memory, the comparison speed of the address comparator and the power consumption due to the comparison will directly affect the overall performance of the SoC. Because CAM with parallel comparison capability can obtain very fast comparison speed, CAM is widely used as a comparator of cache memory; however, since CAM generates a lot of power consumption during operation, how to realize low-power CAM Become a research hotspot in this ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Patents(China)
IPC IPC(8): G11C15/00
Inventor 蔺智挺吴秀龙卢文娟彭春雨李正平谭守标柏娜孟坚陈军宁
Owner 合肥海图微电子有限公司
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products