Forming method of metal grid electrode
A metal gate and dummy gate technology, applied in electrical components, semiconductor/solid-state device manufacturing, semiconductor devices, etc., can solve the problems of short circuit of semiconductor devices, reduced electrical properties of semiconductor devices, threshold voltage changes, etc., to improve electrical performance and Reliability, effect of reducing the likelihood of metal bridging and metal residue
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
no. 1 example
[0045] Such as Figure 8 As shown, the first embodiment of forming a metal gate provided by the present invention includes:
[0046] S110, providing a semiconductor substrate, forming a dummy gate structure on the semiconductor substrate, the dummy gate structure including: a gate dielectric layer on the semiconductor substrate and a dummy gate electrode layer on the gate dielectric layer, the There are sidewalls on the semiconductor substrate on both sides of the dummy gate electrode layer; a barrier layer is formed on the semiconductor substrate, and the barrier layer surrounds the sidewall and the dummy gate electrode layer; on the semiconductor substrate forming an interlayer dielectric layer on the dummy gate structure;
[0047] S120, grinding the interlayer dielectric layer to expose the surface of the barrier layer above the dummy gate electrode layer;
[0048] S130, grinding the interlayer dielectric layer and the barrier layer to expose the dummy gate electrode laye...
no. 2 example
[0082] Such as Figure 16 As shown, the second embodiment of forming a metal gate provided by the present invention includes:
[0083] S210, providing a semiconductor substrate, forming a dummy gate structure on the semiconductor substrate, the dummy gate structure including: a gate dielectric layer on the semiconductor substrate and a dummy gate electrode layer on the gate dielectric layer, the There are sidewalls on the semiconductor substrate on both sides of the dummy gate electrode layer; a barrier layer is formed on the semiconductor substrate, and the barrier layer surrounds the sidewall and the dummy gate electrode layer; on the semiconductor substrate forming an interlayer dielectric layer on the dummy gate structure;
[0084] S220, grinding the interlayer dielectric layer to expose the surface of the barrier layer above the dummy gate electrode layer;
[0085] S230, grinding the interlayer dielectric layer and the barrier layer to expose the dummy gate electrode la...
PUM
Login to View More Abstract
Description
Claims
Application Information
Login to View More 