Unlock instant, AI-driven research and patent intelligence for your innovation.

Formation method of metal gate

A technology of metal gate and dummy gate, which is applied in the direction of semiconductor devices, can solve the problems of dispersion of polishing particles, short circuit, unstable performance of semiconductor devices, etc., and achieve the effect of simple formation process

Active Publication Date: 2012-10-31
SEMICON MFG INT (SHANGHAI) CORP
View PDF3 Cites 6 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

When the above-mentioned structure is planarized by chemical mechanical polishing, there will be problems: on the one hand, the surface of the dummy gate 103 is easily oxidized to form an oxide film, and when the oxide film is removed by wet etching in the subsequent process , the chemical reagent of wet etching will also corrode the first interlayer dielectric layer 107 at the same time, and it is easy to form small pits in the first interlayer dielectric layer 107 in the dense area of ​​dummy gates 103; gate, and when the surface of the metal gate is chemically mechanically polished, the polishing particles are easily dispersed around the metal gate, especially in the area of ​​the larger dummy gate 103, and the first interlayer dielectric layer around the larger dummy gate 103 107 is damaged, forming large pits, that is, dishing
[0011] The large and small pits will affect the semiconductor device: on the one hand, the thickness of the high-K metal gate formed subsequently is small, and the performance of the semiconductor device is unstable; on the other hand, after removing the dummy gate to form Opening, when filling metal material into the opening and performing chemical mechanical polishing, there will be metal residue in the pit of the first interlayer dielectric layer, causing a short circuit

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Formation method of metal gate
  • Formation method of metal gate
  • Formation method of metal gate

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0036] In order to make the above objects, features and advantages of the embodiments of the present invention more comprehensible, the embodiments of the present invention will be described in detail below with reference to the accompanying drawings.

[0037] In the following description, many specific details are set forth in order to fully understand the embodiments of the present invention, but the embodiments of the present invention can also be implemented in other ways that are different from those described here, so the embodiments of the present invention are not limited by the following limitations of the specific embodiments disclosed.

[0038] As mentioned in the background, when the chemical mechanical polishing method is used to planarize the etch stop layer and the first interlayer dielectric layer in the prior art, polishing particles are easily scattered around the dummy gate, especially the larger dummy gate. Around the gate, the first interlayer dielectric l...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The embodiment of the invention discloses a formation method of a metal gate, which comprises the following steps: a substrate is provided; a fake gate is formed on the surface of the substrate; an etch barrier layer is formed on the surfaces of the fake gate and the substrate; a first interlayer dielectric layer is formed on the surface of the etch barrier layer; a part of the first interlayer dielectric layer is removed, and the surface of the first interlayer dielectric layer is lower than the surface of the fake gate; after a part of the first interlayer dielectric layer is removed, an abrasive barrier layer covering the first interlayer dielectric layer is formed; the abrasive barrier layer and the etch barrier layer are flattened, and the surface of the fake gate is exposed; the fake gate is removed, and the metal gate is formed. The formation method of the metal gate can effectively solve the problems of metal residuals caused by dishing of the first dielectric layer and thickness instability of the metal gate, and the formation process is simple.

Description

technical field [0001] Embodiments of the present invention relate to the field of semiconductors, and in particular to a method for forming a metal gate. Background technique [0002] Nowadays, in lower process nodes, a gate stack structure combining a gate dielectric layer of a high-k material with a low equivalent oxide thickness (EOT, Equivalent Oxide Thickness) and a metal gate electrode is widely used. [0003] The patent with the publication number CN101567335A discloses a method for fabricating a metal gate structure. First, a dummy gate is formed on the surface of the substrate, and then an interlayer dielectric layer is formed on the surface of the substrate to cover the dummy gate, and the interlayer dielectric layer is planarized to expose removing the dummy gate, then removing the dummy gate to form an opening, and then filling metal material and gate dielectric material to form a metal gate. [0004] The method for forming the metal gate in the prior art is as...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): H01L21/28
Inventor 邵群
Owner SEMICON MFG INT (SHANGHAI) CORP