Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Current mode single-digit full adder based on FinFET transistor

A current-mode, full-adder technology, applied in logic circuits with logic functions, instruments, electrical digital data processing, etc. problem, to achieve the effect of small power consumption delay product, reduced area and low power consumption

Inactive Publication Date: 2017-09-29
NINGBO UNIV
View PDF3 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

The number of transistors used in the current modulus 1-bit full adder is large, and the CMOS transistors connected in series lead to a too long stack height from the power supply to the ground. In order to make the circuit work normally and ensure that the simulation waveform is not distorted, it is necessary to increase the working power of the circuit accordingly. Or adjust the bias voltage Vrfn and Vrfp through the VSC circuit, resulting in large circuit area, delay, power consumption and power consumption delay product

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Current mode single-digit full adder based on FinFET transistor
  • Current mode single-digit full adder based on FinFET transistor
  • Current mode single-digit full adder based on FinFET transistor

Examples

Experimental program
Comparison scheme
Effect test

Embodiment 1

[0014] Embodiment one: if figure 2As shown, a current modulus one-bit full adder based on FinFET transistors includes a first P-type FinFET transistor P1, a second P-type FinFET transistor P2, a third P-type FinFET transistor P3, a fourth P-type FinFET transistor P4, The first N-type FinFET tube N1, the second N-type FinFET tube N2, the third N-type FinFET tube N3, the fourth N-type FinFET tube N4, the fifth N-type FinFET tube N5, the sixth N-type FinFET tube N6, the seventh N-type FinFET tube N7, eighth N-type FinFET tube N8, ninth N-type FinFET tube N9, tenth N-type FinFET tube N10, eleventh N-type FinFET tube N11, first P-type FinFET tube P1, second P-type FinFET tube Type FinFET tube P2, third P-type FinFET tube P3, and fourth P-type FinFET tube P4 are low-threshold P-type FinFET tubes, the first N-type FinFET tube N1, the third N-type FinFET tube N3, and the fourth N-type FinFET tube N3. Tube N4, fifth N-type FinFET tube N5, sixth N-type FinFET tube N6, seventh N-type F...

Embodiment 2

[0017] Embodiment two: if figure 2 As shown, a current modulus one-bit full adder based on FinFET transistors includes a first P-type FinFET transistor P1, a second P-type FinFET transistor P2, a third P-type FinFET transistor P3, a fourth P-type FinFET transistor P4, The first N-type FinFET tube N1, the second N-type FinFET tube N2, the third N-type FinFET tube N3, the fourth N-type FinFET tube N4, the fifth N-type FinFET tube N5, the sixth N-type FinFET tube N6, the seventh N-type FinFET tube N7, eighth N-type FinFET tube N8, ninth N-type FinFET tube N9, tenth N-type FinFET tube N10, eleventh N-type FinFET tube N11, first P-type FinFET tube P1, second P-type FinFET tube Type FinFET tube P2, third P-type FinFET tube P3, and fourth P-type FinFET tube P4 are low-threshold P-type FinFET tubes, the first N-type FinFET tube N1, the third N-type FinFET tube N3, and the fourth N-type FinFET tube N3. Tube N4, fifth N-type FinFET tube N5, sixth N-type FinFET tube N6, seventh N-type ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a current mode single-digit full adder based on a FinFET transistor. The current mode single-digit full adder comprises a first P type FinFET tube, a second P type FinFET tube, a third P type FinFET tube, a fourth P type FinFET tube, a first N type FinFET tube, a second N type FinFET tube, a third N type FinFET tube, a fourth N type FinFET tube, a fifth N type FinFET tube, a sixth N type FinFET tube, a seventh N type FinFET tube, an eighth N type FinFET tube, a ninth N type FinFET tube, a tenth N type FinFET tube and an eleventh N type FinFET tube. The current mode single-digit full adder has the advantages that the circuit area, the delay, the power consumption and the power delay product are smaller.

Description

technical field [0001] The invention relates to a one-bit full adder, in particular to a current modulus one-bit full adder based on FinFET transistors. Background technique [0002] As the size of transistors continues to shrink, limited by the short-channel effect and the current manufacturing process, the space for reducing the size of ordinary CMOS transistors is extremely narrowed. When the size of an ordinary CMOS transistor is reduced to below 20nm, the leakage current of the device will increase sharply, resulting in a large leakage power consumption of the circuit. Moreover, the short-channel effect of the circuit becomes more obvious, and the device becomes quite unstable, which greatly limits the improvement of the circuit performance. FinFET tube (Fin Field-Effect Transistor, Fin Field-Effect Transistor) is a new complementary metal oxide semiconductor (CMOS) transistor, a new type of 3D transistor, which is widely used in current circuit design. [0003] One-b...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H03K19/20G06F7/501
CPCH03K19/20G06F7/501
Inventor 胡建平熊阳杨廷锋
Owner NINGBO UNIV
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products