Semiconductor memory cell structure, semiconductor memory and preparation method and application thereof

A storage unit and semiconductor technology, applied in the direction of semiconductor devices, electrical solid state devices, transistors, etc., can solve the problems of limiting the scalability of 3DDRAM units, and achieve the effects of short refresh time, low leakage, and low process difficulty

Pending Publication Date: 2022-05-06
BEIJING SUPERSTRING ACAD OF MEMORY TECH +1
View PDF0 Cites 2 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

3D integration is a breakthrough for DRAM scaling, but the need for storage capacitors limits the scalability of 3D DRAM cells

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Semiconductor memory cell structure, semiconductor memory and preparation method and application thereof
  • Semiconductor memory cell structure, semiconductor memory and preparation method and application thereof
  • Semiconductor memory cell structure, semiconductor memory and preparation method and application thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0037] Hereinafter, embodiments of the present disclosure will be described with reference to the drawings. It should be understood, however, that these descriptions are exemplary only, and are not intended to limit the scope of the present disclosure. Also, in the following description, descriptions of well-known structures and techniques are omitted to avoid unnecessarily obscuring the concepts of the present disclosure.

[0038] Various structural schematic diagrams according to embodiments of the present disclosure are shown in the accompanying drawings. The figures are not drawn to scale, with certain details exaggerated and possibly omitted for clarity of presentation. The shapes of the various regions and layers shown in the figure, as well as their relative sizes and positional relationships are only exemplary, and may deviate due to manufacturing tolerances or technical limitations in practice, and those skilled in the art will Regions / layers with different shapes, ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention relates to a semiconductor memory cell structure, a semiconductor memory and a preparation method and application thereof. The semiconductor memory cell structure comprises a substrate, a first transistor layer, an isolation layer and a second transistor layer, the first transistor layer comprises a first stacking structure formed by stacking a first source electrode, a first channel and a first drain electrode from bottom to top, and a first grid electrode located on the side wall of the first stacking structure; the second transistor layer comprises a second stacking structure and a second grid electrode, the second stacking structure is formed by stacking a second drain electrode, a second channel and a second source electrode from bottom to top, the second grid electrode is located on the side wall of the second stacking structure, and at least one part of the side wall of the second drain electrode is in direct contact with the first grid electrode. The DRAM has the advantages of vertical stacking integration, high integration level, low electric leakage, short refresh time and the like, and has remarkable advantages compared with an existing 2T0C type DRAM.

Description

technical field [0001] The invention relates to the field of semiconductor memory, in particular to a structure of a semiconductor memory unit, a semiconductor memory and a preparation method and application thereof. Background technique [0002] A higher degree of integration of semiconductor devices may be desirable to satisfy consumer demand for superior performance and low price. For semiconductor devices, an increase in the degree of integration is particularly desirable since their degree of integration can be an important factor in determining product prices. For two-dimensional or planar semiconductor devices, since their degree of integration is mainly determined by the area occupied by a unit memory cell, the degree of integration is greatly affected by the level of fine pattern formation technology. However, extremely expensive process equipment for increasing pattern fineness sets practical limits to increasing the integration of two-dimensional or planar semico...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): H01L27/108H01L27/06
CPCH01L27/0688H10B12/00
Inventor 王琪朱慧珑
Owner BEIJING SUPERSTRING ACAD OF MEMORY TECH
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products