Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Writing method of nonvolatile memory unit array

A technology of memory unit and storage unit, which is applied in the field of integrated circuits, can solve the problems of device upgrading, area reduction, application restriction, etc., and achieve the effect of reducing area and high cost performance

Inactive Publication Date: 2014-10-15
上海芯火半导体有限公司
View PDF3 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0003] Electrically Erasable Read-Only Memory (EEPROM) technology is very mature, but because each memory cell requires two transistors, and both transistors need to meet the high-voltage resistance requirements, it is not easy to shrink the device area with process upgrades, thus Seriously restrict its wider application

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Writing method of nonvolatile memory unit array
  • Writing method of nonvolatile memory unit array
  • Writing method of nonvolatile memory unit array

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0011] The writing method of the non-volatile memory cell array of the present invention will be described in detail below with reference to the accompanying drawings.

[0012] image 3 It is the non-volatile memory cell array of the present invention, (a) is a schematic diagram, and (b) is the voltage of corresponding terminals during erasing and writing operations. Such as image 3 As shown in (a), I40 in the figure is a memory array with n word lines and m bit lines. In the figure, for example: WL is the selected word line, and even bit lines write logic "0" , the odd bit line writes a logic "1". In this way, there are four types of memory cells in different voltage environments in the entire array, as follows:

[0013] I30: Select the word line, write logic "0" to the bit line

[0014] I31: Select the word line, write logic "1" to the bit line

[0015] I32: unselected word line, bit line write logic "0"

[0016] I33: Unselected word line, bit line write logic "1"

...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a writing method of a nonvolatile memory unit array. An array structure is optimized; when a writing operation is executed, a selected memory unit realizes a purpose of removing electrons in a floating gate through tunnelling effect to lower a threshold value by reasonable voltage configuration; a grid electrode and a drain electrode of the unselected memory unit do not exhibit a voltage difference which is big enough for realizing tunneling so as to guarantee that the threshold value of the memory unit is constant.

Description

field of invention [0001] The invention relates to the field of integrated circuits, in particular to providing a method for writing a non-volatile memory cell array in the field of memory. Background technique [0002] In the field of non-volatile memory, there are many different types of processes, circuits, and structures. Since the tunneling mechanism is easy to control the tunnel area, it can effectively reduce the risk of failure. Therefore, in the field that requires high reliability, erasing and Writing data is common, most typically in Electrically Erasable Read-Only Memory (EEPROM). Each of its memory cells contains two transistors, a select transistor, a floating-gate transistor, figure 1 The middle is a typical EEPROM memory cell, (a) is a schematic diagram, (b) is a structural diagram, and (c) is the voltage of the corresponding terminal during the erasing and writing operation. The memory cell injects or removes electrons in the floating gate through the tunn...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): G11C16/06
Inventor 朱金桥
Owner 上海芯火半导体有限公司
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products