Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

12T radiation-proof SRAM (Static Random Access Memory) storage unit based on polarity strengthening technology

A storage unit and anti-irradiation technology, applied in RHMC-12T, unit circuit structure, 12T anti-irradiation SRAM storage unit field, can solve the problems of high write data delay, low read and write access time, small area, etc.

Pending Publication Date: 2022-05-13
ANHUI UNIVERSITY
View PDF0 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0004] (1) if figure 1 The circuit shown is a Soft Error Tolerant 10T SRAM BitCell (QUATRO 10T) circuit proposed by Shah M.Jahinuzzamandeng and David J.Rennie in 2009. It consists of four PMOS transistors and six NMOS transistors, of which there are two NOMS transistors are used as pass transistors; this circuit has poor write capability, high write delay, and high write failure rate at high frequencies
[0005] (2) if figure 2 The circuit shown is a basic 6T SRAM memory cell consisting of two PMOS transistors and four NMOS transistors; this memory cell uses the fewest number of transistors and therefore has the smallest area, but the circuit does not have any Ability to flip nodes
[0006] (3) if image 3 The circuit shown is a soft-error-aware-14T (SEA14T) circuit proposed by Soumitra Pal in 2021, which is composed of six PMOS transistors and eight NMOS transistors, of which two NMOS transistors are used as pass transistors; it Although it has good anti-SEU ability, the area consumed by the circuit is large and the write data delay is high
[0007] (4) if Figure 4 The circuit shown is the Quadruple Cross-CoupledMemory (QCCM12T) circuit proposed by Aibin Yan in 2019. It uses four access transistors, has low read and write access times, and can better tolerate single-node flipping and a few dual The node pair is flipped, but the circuit has a large static power consumption
[0008] (5) if Figure 5 The circuit shown is a soft-errorresilient read decoupled 12T (SRRD12T) circuit proposed by Soumitra Pal in 2021, which is composed of eight PMOS transistors and four NMOS transistors, of which two NMOS transistors and two PMOS transistors As a pass transistor, it has low write latency but high read latency

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • 12T radiation-proof SRAM (Static Random Access Memory) storage unit based on polarity strengthening technology
  • 12T radiation-proof SRAM (Static Random Access Memory) storage unit based on polarity strengthening technology
  • 12T radiation-proof SRAM (Static Random Access Memory) storage unit based on polarity strengthening technology

Examples

Experimental program
Comparison scheme
Effect test

Embodiment 1

[0034] Such as Figure 6 As shown, Embodiment 1 of the present invention provides a 12T radiation-resistant SRAM memory cell (RHMC-12T for short) based on polarity hardening technology, and its structure mainly includes 4 NMOS transistors and 8 PMOS transistors, and the 4 NMOS transistors The transistors are respectively defined as N1, N2, N3, and N4; the eight PMOS transistors are respectively defined as P1, P2, P3, P4, P5, P6, P7, and P8. Internal storage node I2 and internal storage node I3 are cross-coupled by PMOS transistor P2 and PMOS transistor P3, external storage node I1 and external storage node I4 are cross-coupled by NMOS transistor N1 and NMOS transistor N2; PMOS transistor P1 and PMOS transistor P4 act as pull-up NMOS transistor N1 and NMOS transistor N2 are used as pull-down transistors; PMOS transistor P1 and PMOS transistor P4 reinforce the internal storage node I2 and internal storage node I3, and the internal storage node I2 and internal storage node I3 are...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

PropertyMeasurementUnit
Gate lengthaaaaaaaaaa
Login to View More

Abstract

The invention discloses a 12T radiation-proof SRAM (Static Random Access Memory) storage unit based on a polarity strengthening technology. The 12T radiation-proof SRAM storage unit comprises four NMOS (N-channel Metal Oxide Semiconductor) transistors and eight PMOS (P-channel Metal Oxide The internal storage nodes I2 and I3 are cross-coupled by P2 and P3, and the external storage nodes I1 and I4 are cross-coupled by N1 and N2; the P1 and the P4 are used as pull-up tubes, the P1 and the P4 are used for reinforcing the I2 and the I3, and the I2 and the I3 are both surrounded by the PMOS transistors, so that a polarity reinforcing structure is formed; i2 is connected to the BLB through P7, I3 is connected to the BL through P8, I1 is connected to the BL through N3, I4 is connected to the BLB through N4, N3 and N4 are controlled by WL, and P7 and P8 are controlled by WWL. According to the invention, the single event upset resistance of the SRAM storage unit can be improved, the writing speed of the SRAM storage unit can be greatly improved under the condition of sacrificing a small unit area, and the power consumption of the SRAM storage unit is reduced.

Description

technical field [0001] The invention relates to the technical field of SRAM (Static Random Access Memory, static random access memory in Chinese), in particular to a 12T (12T refers to 12 CMOS tubes) radiation-resistant SRAM storage unit based on polarity reinforcement technology, which is a The unit circuit structure that can improve the writing speed of the storage unit and the anti-single event upset (Single Event Upset, SEU) capability of the unit is hereinafter referred to as RHMC-12T. Background technique [0002] With the rapid development of the integrated circuit industry, SRAM has become a key component of high-performance integrated circuits (ICs). In aerospace electronic equipment, integrated circuit chips are almost indispensable components, and aerospace electronic equipment is often in the space radiation environment. Once high-energy particles from cosmic rays hit a sensitive node of the storage unit, it will occasionally cause a temporary single event Flip ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
IPC IPC(8): G11C11/413G11C8/14G11C7/18G11C5/14
CPCG11C11/413G11C7/18G11C8/14G11C5/147
Inventor 赵强李正亚高珊郝礼才彭春雨卢文娟吴秀龙蔺智挺陈军宁
Owner ANHUI UNIVERSITY
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products