Multiple source MOS transistor with impurity segregation and production method thereof

A MOS transistor and impurity technology, applied in semiconductor/solid-state device manufacturing, semiconductor devices, electrical components, etc., can solve the problems of low on-state current, small on-state current, low operating voltage, etc., to reduce parasitic resistance and improve conduction. The effect of passing current and lowering the potential barrier

Active Publication Date: 2011-07-06
SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORP +1
View PDF4 Cites 8 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

TFET has many excellent characteristics such as low leakage current, low subthreshold slope, low operating voltage and low power consumption, but due to the limitation of source junction tunneling probability and tunneling area, TFET faces the problem of low on-state current
The patent (CN 101719517A) proposes a Schottky tunneling transistor, which solves the source-drain self-alignment problem of TFET devices by using the Schottky junction in the source-drain, but it still faces the problem of small on-state current

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Multiple source MOS transistor with impurity segregation and production method thereof
  • Multiple source MOS transistor with impurity segregation and production method thereof
  • Multiple source MOS transistor with impurity segregation and production method thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0046] The present invention will be further described below by example. It should be noted that the purpose of the disclosed embodiments is to help further understand the present invention, but those skilled in the art can understand that various replacements and modifications are possible without departing from the spirit and scope of the present invention and the appended claims of. Therefore, the present invention should not be limited to the content disclosed in the embodiments, and the protection scope of the present invention is subject to the scope defined in the claims.

[0047] A specific example of the preparation method of the present invention includes figure 1 To the process steps shown in Figure 6:

[0048] 1. Fabricate an active region isolation layer on a bulk silicon wafer silicon substrate 1 with a crystal orientation of (100) using shallow trench isolation technology, and the doping concentration of the substrate is lightly doped; then thermally grow a ga...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

PUM

No PUM Login to view more

Abstract

The invention provides a multiple source MOS (metal oxide semiconductor) transistor with impurity segregation and a production method thereof. The multiple source MOS transistor comprises a control gate electrode layer, a gate dielectric layer, a semiconductor substrate, a highly-doped source region and a highly-doped drain region; one end of a control gate extends towards the highly-doped sourceregion to form a T shape; the extended gate region is used as an extension gate; an original control gate region is a main gate; the highly-doped source region is formed by highly doping a semiconductor and is positioned on two sides of the extension gate along the width direction of the source region; and one side of the highly-doped region, which is away from the channel direction, is connectedwith a Schottky source region with impurity segregation. Compared with the present MOSFET (metal-oxide-semiconductor field-effect transistor), under the same process condition and the same size of the active region, higher conducting current, lower leakage current and steeper sub-threshold slope can be obtained.

Description

technical field [0001] The invention belongs to the field of field effect transistor logic devices and circuits in CMOS ultra large integrated circuits (ULSI), and in particular relates to a combination of impurity segregated Schottky (Dopant-Segregated Schottky) and band-to-band tunneling (Band-to-Band Tunneling) A composite source MOS transistor and a method for making the same. Background technique [0002] As the feature size of metal-oxide-silicon field-effect transistors (MOSFETs) enters the nanometer scale, negative effects such as short-channel effects of devices become more and more serious. Drain-induced barrier lowering (DIBL) and other effects make the off-state leakage current of the device continuously increase, and with the decrease of the threshold voltage of the device, the static power consumption of the integrated circuit is increased. Not only that, the subthreshold slope of traditional MOSFET devices cannot be reduced synchronously with the reduction of...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to view more

Application Information

Patent Timeline
no application Login to view more
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/78H01L29/423H01L29/08H01L21/336
Inventor 黄芊芊詹瞻黄如王阳元
Owner SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Try Eureka
PatSnap group products