Looking for breakthrough ideas for innovation challenges? Try Patsnap Eureka!

Vertical parasitic PNP device in BiCMOS technology and manufacturing method

A technology of vertical parasitics and process conditions, applied in the direction of semiconductor/solid-state device manufacturing, semiconductor devices, electrical components, etc., can solve the problems of shrinking device size, large device area, and large collector connection resistance, reducing area and large current. Amplification factor, the effect of reducing production cost

Active Publication Date: 2012-07-11
SHANGHAI HUAHONG GRACE SEMICON MFG CORP
View PDF3 Cites 0 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

The disadvantage is that the device area is large and the connection resistance of the collector is large
Since the extraction of the collector electrode in the prior art is realized through another active region adjacent to the collector region, and the other active region and the collector region need to be isolated by STI or other field oxygen, such This greatly limits the further reduction of the device size

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Vertical parasitic PNP device in BiCMOS technology and manufacturing method
  • Vertical parasitic PNP device in BiCMOS technology and manufacturing method
  • Vertical parasitic PNP device in BiCMOS technology and manufacturing method

Examples

Experimental program
Comparison scheme
Effect test

Embodiment B

[0028] Such as figure 1 Shown is a schematic structural diagram of a vertical parasitic PNP device in the BiCMOS process of the embodiment of the present invention. The vertical parasitic PNP device in the BiCMOS process of the embodiment of the present invention is formed on a P-type silicon substrate 1 and is formed on the P-type silicon substrate. An N-type deep well 2 is formed on the bottom 1, and the active region is isolated by a shallow trench field oxygen 3, which is shallow trench isolation (STI). The vertical parasitic PNP device includes:

[0029] A collector region 7 is composed of a P-type ion implantation region formed in the active region, and the depth of the collector region 7 is greater than or equal to the depth of the bottom of the shallow trench field oxygen 3 . The impurity implanted in the P-type ion implantation of the collector region 7 is boron, which is implemented in two steps: the implantation dose in the first step is 1e11cm -2 ~5e13cm -2 , The i...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a vertical parasitic PNP device in the BiCMOS technology, which includes a current collection region, a base region, an emitter region, a pseudo buried layer and an N-type polycrystalline silicon, wherein the pseudo buried layer is formed at shallow slot field oxide bottoms on the two sides of the current collection region, transversely extends to an active region, is contacted with the current collection region, and forms deep hole contact in the shallow slot field oxide at the top of the pseudo buried layer to lead out collector electrodes; the emitter region is formed in a P-type ion injection region at the upper part of the base region; and the N-type polycrystalline silicon is formed at the upper part of the base region, is contacted with the base region, and leads out base electrodes through metal contacts connected with the N-type polycrystalline silicon. The invention further discloses a manufacturing method for the vertical parasitic PNP device in the BiCMOS technology. The device provided by the invention can be used as an output device in a high-speed and high-gain BiCMOS circuit, can effectively reduce the area as well as the resistance of the collector electrodes of a PNP tube, and improve the performance. The method provided by the invention needs no additional technology condition, and can reduce the manufacturing cost.

Description

technical field [0001] The invention relates to the field of semiconductor integrated circuit manufacturing, in particular to a vertical parasitic PNP device in a BiCMOS process, and also relates to a method for manufacturing the vertical parasitic PNP device in the BiCMOS process. Background technique [0002] In RF applications, higher and higher device characteristic frequencies are required. In the BiCMOS process technology, NPN transistors, especially silicon-germanium heterojunction transistors (SiGe) or silicon-germanium carbon heterojunction transistors (SiGeC HBT) are good choices for UHF devices. And the SiGe process is basically compatible with the silicon process, so SiGe HBT has become one of the mainstreams of UHF devices. In this context, the requirements for the output device are correspondingly increased, such as having a certain current gain coefficient and cut-off frequency. [0003] In the prior art, the output device can adopt a vertical parasitic PNP ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L29/73H01L29/417H01L29/06H01L29/08H01L21/331
Inventor 陈帆陈雄斌
Owner SHANGHAI HUAHONG GRACE SEMICON MFG CORP
Who we serve
  • R&D Engineer
  • R&D Manager
  • IP Professional
Why Patsnap Eureka
  • Industry Leading Data Capabilities
  • Powerful AI technology
  • Patent DNA Extraction
Social media
Patsnap Eureka Blog
Learn More
PatSnap group products