Unlock instant, AI-driven research and patent intelligence for your innovation.

Producing method of three dimensional memory device and device structure thereof

A technology of three-dimensional storage and manufacturing method, applied in the direction of electric solid state devices, semiconductor devices, electrical components, etc., can solve problems affecting product yield and other problems, and achieve the effect of improving process stability and improving yield

Active Publication Date: 2018-02-23
YANGTZE MEMORY TECH CO LTD
View PDF7 Cites 4 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

Then these small sharp corners are the source of some defects in the subsequent process, which will affect the product yield

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Producing method of three dimensional memory device and device structure thereof
  • Producing method of three dimensional memory device and device structure thereof
  • Producing method of three dimensional memory device and device structure thereof

Examples

Experimental program
Comparison scheme
Effect test

Embodiment 1

[0037] refer to Figure 4-12 As shown, Embodiment 1 of the present invention proposes a method for manufacturing a three-dimensional memory device, including the following steps:

[0038] like Figure 4 As shown, a substrate 11 is provided, on which a three-dimensional storage device area 12 and a peripheral circuit area 13 located around the three-dimensional storage device area are respectively formed, and the three-dimensional storage device area includes sequentially formed on the substrate a multi-layer memory stack structure, the stack structure forms a stepped structure on at least one side thereof, and the height of the stack structure is higher than the height of the peripheral circuit area;

[0039] like Figure 4 and 6 As shown, a first buffer layer 14, a dielectric layer 15 and a barrier layer 16 are sequentially formed on the substrate 11 to cover the three-dimensional memory device region 12 and the peripheral circuit region 13, and the first buffer layer 14, ...

Embodiment 2

[0047] In this embodiment, the parts different from the above embodiments will be described, and the same parts will not be repeated.

[0048] The height difference between the stacked structure of the three-dimensional memory device and the peripheral circuit area is 3 microns to 6 microns. The number of layers of the stacked structure of the three-dimensional memory device is greater than or equal to 48 layers.

[0049] Preferably, the number of layers of the stacked structure of the three-dimensional memory device is 48 layers, 64 layers, 80 layers, 96 layers, 112 layers or 128 layers.

Embodiment 3

[0051] In this embodiment, the parts different from the above embodiments will be described, and the same parts will not be repeated.

[0052] like Figure 6 As shown, the first buffer layer 14 is a silicon dioxide layer prepared by a high density plasma (HDP) process. The thickness of the first buffer layer 14 is, for example, 100 angstroms to 1000 angstroms.

[0053] The dielectric layer 15 is a silicon dioxide layer prepared by a chemical vapor deposition process using orthoethyl silicate (TEOS) as a raw material. Its chemical reaction formula is as follows: Si(OC 2 h 5 ) 4 → SiO 2 +4C 2 h 4 +2H 2 O. The thickness of the dielectric layer 15 varies according to the height difference between the three-dimensional memory device region 12 and the peripheral circuit region 13, the purpose of which is to fill up the three-dimensional memory device region 12 and the peripheral circuit region 13 through the deposition of the dielectric layer 15. In the uneven area formed ...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention provides a producing method of a three dimensional memory device and a device structure thereof. Through the chemically mechanical polishing process and the planarization process of thethree dimensional memory device, the etching process is further added, a sharp corner protruding part of a silicon dioxide layer left on the device surface, which is not effectively removed after theplanarization process, can be removed. Accordingly, the surface of the three dimensional memory device can be effectively planarized, and various defects brought in the following film process due to the left sharp corner part can be reduced, and technology stability of the three dimensional memory device can be improved, and the device yield rate can be enhanced.

Description

technical field [0001] The invention relates to the field of semiconductor devices and manufacturing thereof, in particular to a manufacturing method of a three-dimensional memory device and a device structure thereof. Background technique [0002] With the continuous improvement of market demand for memory capacity, the number of memory cells that can be provided per unit area by traditional memory based on planar or two-dimensional structures is approaching the limit, which cannot further meet the market demand for larger capacity memory. Just like several bungalows built on a limited plane, these bungalows are neatly arranged, but as the demand continues to increase, the number of bungalows continues to blow out, but in the end this limited plane can only accommodate a certain number of bungalows. Cannot continue to increase. In particular, planar flash memory (NAND) is approaching its practical expansion limit, which brings severe challenges to the semiconductor memory ...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L27/11521H01L27/11551H01L27/11568H01L27/11578H10B41/30H10B41/20H10B43/20H10B43/30
CPCH10B41/20H10B43/20H10B43/30H10B41/30
Inventor 骆中伟夏志良华文宇洪培真张富山李思晢王迪霍宗亮
Owner YANGTZE MEMORY TECH CO LTD