Unlock instant, AI-driven research and patent intelligence for your innovation.

Layout method suitable for low-capacitance density capacitance test structure

A technology of capacitance testing and layout method, which is applied in the direction of circuits, electrical components, electric solid devices, etc., to achieve the effect of saving area and cutting area

Active Publication Date: 2016-12-21
SHANGHAI HUALI MICROELECTRONICS CORP
View PDF3 Cites 3 Cited by
  • Summary
  • Abstract
  • Description
  • Claims
  • Application Information

AI Technical Summary

Problems solved by technology

[0010] However, for the high-voltage MOS gate oxide capacitance test structure, the area required for accurate testing is about 10 4 um 2
For this kind of low capacitance density MOS gate oxide capacitance test structure, if placed between the metal pads, the device will overlap with the pads, and parasitic capacitance will be generated between the pads and the device

Method used

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
View more

Image

Smart Image Click on the blue labels to locate them in the text.
Viewing Examples
Smart Image
  • Layout method suitable for low-capacitance density capacitance test structure
  • Layout method suitable for low-capacitance density capacitance test structure

Examples

Experimental program
Comparison scheme
Effect test

Embodiment Construction

[0029] Embodiments embodying the features and advantages of the present invention will be described in detail in the following description. It should be understood that the invention can have various changes in different examples without departing from the scope of the invention, and that the descriptions and illustrations therein are illustrative in nature rather than limiting the invention.

[0030] The layout method of the low-capacitance-density capacitance test structure of the present invention will be further described in detail below in conjunction with the accompanying drawings through specific embodiments. As mentioned above, the present invention greatly saves the area occupied by the dicing line by the device without changing the layout design and process flow of the device by improving the metal layout method of the device.

[0031] see figure 2 , figure 2 It is a schematic diagram of the layout mode of the low capacitance density MOS capacitance test structur...

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

PUM

No PUM Login to View More

Abstract

The invention discloses a layout method suitable for a low-capacitance density capacitance test structure. The low-capacitance density capacitance test structure comprises a device and a metal gasket group located in an outer frame, wherein the device is put at the lower part of the metal gasket group in a layout plane in an overlapping manner; the device comprises a metal wire, an upper pole plate polysilicon gate as one capacitor, a lower pole plate active region as another capacitor, an oxide isolation layer located between an upper pole plate and a lower pole plate and through holes; the metal gasket group comprises first metal gaskets connected with the active region, second metal gaskets connected with the polysilicon gate and third metal gaskets; the third metal gaskets are only connected with test probes in a probe group in a test; potential is added to the second metal gaskets through the corresponding test probes in the probe group in the test to avoid introduction of stray capacitance due to connection of the second metal gaskets and the polysilicon gate; and inner metal layers of the third metal gaskets are removed to avoid introduction of the stray capacitance.

Description

technical field [0001] The invention relates to the field of integrated circuit manufacturing, in particular to a domain layout optimization method applied to a low capacitance density capacitance test structure. Background technique [0002] Due to the high operating voltage of the high-voltage platform, the thickness of the gate oxide of the device is thick (the thickness of the high-voltage gate oxide is ~1000Α; the thickness of the low-voltage gate oxide is ~80Α), and the accuracy of the electrical testing machine is limited. If you want to accurately test the high-voltage MOS capacitor, from the formula C=( εS) / (4πkd), a large area of ​​two polar plates is required. [0003] in: [0004] ε: dielectric permittivity of the medium (relative permittivity) [0005] δ: Absolute permittivity in vacuum = 8.86×F / m [0006] k: electrostatic force constant, k=8.9880×10, unit: Nm / C (Newton meter 2 / coulomb 2 ) [0007] π: 3.1415926... [0008] S: The area facing the polar pl...

Claims

the structure of the environmentally friendly knitted fabric provided by the present invention; figure 2 Flow chart of the yarn wrapping machine for environmentally friendly knitted fabrics and storage devices; image 3 Is the parameter map of the yarn covering machine
Login to View More

Application Information

Patent Timeline
no application Login to View More
Patent Type & Authority Applications(China)
IPC IPC(8): H01L27/02H01L21/48
CPCH01L21/485H01L27/0207
Inventor 崔丛丛
Owner SHANGHAI HUALI MICROELECTRONICS CORP
Features
  • R&D
  • Intellectual Property
  • Life Sciences
  • Materials
  • Tech Scout
Why Patsnap Eureka
  • Unparalleled Data Quality
  • Higher Quality Content
  • 60% Fewer Hallucinations
Social media
Patsnap Eureka Blog
Learn More