Method of generating optimal netlist for function simulation of large-capacity fpga circuits
A technology with circuit functions and large capacity, applied in CAD circuit design, electrical digital data processing, special data processing applications, etc., can solve the problem of spending the same time, occupying server resources, etc., to improve coverage, improve operating speed, The effect of saving simulation resources
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment Construction
[0017] The present invention will be further described below in conjunction with the accompanying drawings and specific embodiments.
[0018] In order to save simulation resources and improve the running speed of the simulator. The invention proposes a method for generating an optimal netlist for functional simulation of a large-capacity FPGA circuit.
[0019] Such as figure 1 As shown, it is a schematic diagram of the top-level unit structure of a large-capacity FPGA circuit. Since FPGA integrates programmable logic unit (CLB), digital signal processing (DSP), clock management (CMT), storage unit (Block RAM, BRAM), clock module ( CLK), system control module (CTRL), high-speed interface and other units, among which the switch matrix Switch box (SWB) is the interconnection hub connecting CLB, DSP, BRAM, IO, CLK, high-speed interface and other modules. It consists of a large number of The MUX switch (data selector), configuration SRAM (static random access memory) and winding ...
PUM
Login to View More Abstract
Description
Claims
Application Information
Login to View More 


