Bi-polycrystal SOI (Silicon On Insulator) Bi CMOS (Complementary Metal Oxide Semiconductor) integrated device with SiGe clip-shaped channel and preparation method thereof
An integrated device, dual polycrystalline technology, applied in semiconductor/solid-state device manufacturing, electrical solid-state devices, semiconductor devices, etc., can solve the problems of oxide layer breakdown, large influence, and inability to further reduce device size.
- Summary
- Abstract
- Description
- Claims
- Application Information
AI Technical Summary
Problems solved by technology
Method used
Image
Examples
Embodiment 1
[0127] Example 1: Preparation of a dual poly SOI, strained SiGe back-channel BiCMOS integrated device and circuit based on a self-aligned process with a conductive channel of 45 nm. The specific steps are as follows:
[0128] Step 1, epitaxial growth.
[0129] (1a) Select an SOI substrate, the lower support material of the substrate is Si, and the middle layer is SiO 2 , The thickness is 400nm, the upper layer material is doping concentration is 1×10 17 cm -3 N-type Si with a thickness of 150nm;
[0130] (1b) Using chemical vapor deposition (CVD) method, at 750℃, grow a layer of N-type epitaxial Si layer with a thickness of 100nm on the upper Si material as a collector area, the doping concentration of this layer is 1× 10 17 cm -3 .
[0131] Step 2. The realization method of isolation area preparation is:
[0132] (2a) Using chemical vapor deposition (CVD), at 800℃, deposit a layer of SiO with a thickness of 500nm on the surface of the epitaxial Si layer 2 Floor;
[0133] (2b) In the li...
Embodiment 2
[0200] Embodiment 2: Preparation of a self-aligned double poly SOI, strained SiGe back-channel BiCMOS integrated device and circuit with a 30nm conductive channel, and the specific steps are as follows:
[0201] Step 1, epitaxial growth.
[0202] (1a) Select an SOI substrate, the lower support material of the substrate is Si, and the middle layer is SiO 2 , The thickness is 300nm, the upper material is doping concentration is 5×10 16 cm -3 N-type Si with a thickness of 120nm;
[0203] (1b) Using the chemical vapor deposition (CVD) method, at 700℃, grow a layer of N-type epitaxial Si with a thickness of 80nm on the upper Si material as a collector area, the doping concentration of this layer is 5× 10 16 cm -3 .
[0204] Step 2. Preparation of isolation area.
[0205] (2a) Using chemical vapor deposition (CVD) method, at 700℃, deposit a layer of SiO with a thickness of 400nm on the surface of the epitaxial Si layer 2 Floor;
[0206] (2b) In the lithographic isolation area, a deep groove w...
Embodiment 3
[0273] Embodiment 3: Preparation of a self-aligned double poly SOI, strained SiGe back-channel BiCMOS integrated device and circuit with a 22nm conductive channel, and the specific steps are as follows:
[0274] Step 1, epitaxial growth.
[0275] (1a) Select an SOI substrate, the lower support material of the substrate is Si, and the middle layer is SiO 2 , The thickness is 150nm, the upper layer material is doping concentration is 1×10 16 cm -3 N-type Si with a thickness of 100nm;
[0276] (1b) Using chemical vapor deposition (CVD) method, at 600℃, grow a layer of N-type epitaxial Si with a thickness of 50nm on the upper Si material as a collector area, the doping concentration of this layer is 1× 10 16 cm -3 .
[0277] Step 2. Preparation of isolation area.
[0278] (2a) Using chemical vapor deposition (CVD), at 600℃, deposit a layer of SiO with a thickness of 300nm on the surface of the epitaxial Si layer 2 Floor;
[0279] (2b) In the lithographic isolation area, a deep groove with a...
PUM
Property | Measurement | Unit |
---|---|---|
Thickness | aaaaa | aaaaa |
Thickness | aaaaa | aaaaa |
Thickness | aaaaa | aaaaa |
Abstract
Description
Claims
Application Information
- R&D Engineer
- R&D Manager
- IP Professional
- Industry Leading Data Capabilities
- Powerful AI technology
- Patent DNA Extraction
Browse by: Latest US Patents, China's latest patents, Technical Efficacy Thesaurus, Application Domain, Technology Topic, Popular Technical Reports.
© 2024 PatSnap. All rights reserved.Legal|Privacy policy|Modern Slavery Act Transparency Statement|Sitemap|About US| Contact US: help@patsnap.com